Impact of Process-Induced Inclined Sidewalls on Gate-Induced Drain Leakage (GIDL) Current of Nanowire GAA MOSFETs

被引:9
|
作者
Maniyar, Ashraf [1 ]
Srinivas, P. S. T. N. [1 ]
Tiwari, Pramod Kumar [1 ]
Chang-Liao, Kuei-Shu [2 ]
机构
[1] Indian Inst Technol Patna, Dept Elect Engn, Patna 801106, Bihar, India
[2] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
Fabrication; gate induced drain leakage (GIDL); MOSFET; trapezoidal cross section; SCALING LENGTH MODEL; FINFET; PERFORMANCE; DESIGN;
D O I
10.1109/TED.2022.3194109
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The shape of the channel cross section in rectangular nanowire (NW) gate-all-around (GAA) MOSFETs turns trapezoidal due to process variations. In this article, the impact of process-induced inclination of sidewalls on gate-induced drain leakage (GIDL) current in the trapezoidal channel NW GAA MOSFETs has been systematically investigated using experimental and calibrated TCAD simulation results. The GIDL current has also been analyzed against the variation in other device parameters, such as channel length, height, and width. The lateral band-to-band tunneling (L-BTBT) mechanism at the channel/drain junction has been considered in simulations to obtain the GIDL current. The investigation reveals that the GIDL current increases up to two times if the process-induced sidewalls inclination angle increases from 0 degrees to 20 degrees.
引用
收藏
页码:4815 / 4820
页数:6
相关论文
共 50 条
  • [1] Impact of Process-Induced Inclined Side-Walls on Gate Leakage Current of Nanowire GAA MOSFETs
    Maniyar, Ashraf
    Raj, Pushp
    Srinivas, P. S. T. N.
    Kumar, Arun
    Chang-Liao, Kuei-Shu
    Tiwari, Pramod Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 2196 - 2202
  • [2] Gate-induced drain leakage (GIDL) in MFMIS and MFIS negative capacitance FinFETs
    Min, Jinhong
    Choe, Gihun
    Shin, Changhwan
    CURRENT APPLIED PHYSICS, 2020, 20 (11) : 1222 - 1225
  • [3] Insight Into Gate-Induced Drain Leakage in Silicon Nanowire Transistors
    Fan, Jiewen
    Li, Ming
    Xu, Xiaoyan
    Yang, Yuancheng
    Xuan, Haoran
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (01) : 213 - 219
  • [4] GATE-INDUCED DRAIN LEAKAGE CURRENT IN MOS DEVICES
    NATHAN, V
    DAS, NC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (10) : 1888 - 1890
  • [5] Subthreshold Modeling of GAA MOSFET Including the Effect of Process-Induced Inclined Sidewalls
    Kumari, Tripty
    Tiwari, Pramod Kumar
    Singh, Jawar
    Chang-Liao, Kuei-Shu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (02) : 487 - 494
  • [6] A Gate-Induced Drain-Leakage Current Model for Fully Depleted Double-Gate MOSFETs
    Jin, Xiaoshi
    Liu, Xi
    Lee, Jong-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (10) : 2800 - 2804
  • [7] Gate-Induced Drain Leakage (GIDL) Improvement for Millisecond Flash Anneal (MFLA) in DRAM Application
    Lin, Shian-Jyh
    Lai, Chao-Sung
    Chen, Yi-Jung
    Chen, Sheng-Tsung
    Hsu, Chia Chuan
    Huang, Brady
    Chuang, Graham
    Shih, Neng-Tai
    Lee, Chung-Yuan
    Lee, Pei-Ing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (08) : 1608 - 1617
  • [8] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Sun, Yabin
    Tang, Yaxin
    Li, Xiaojin
    Shi, Yanling
    Wang, Teng
    Xu, Jun
    Liu, Ziyu
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (04) : 1463 - 1470
  • [9] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Yabin Sun
    Yaxin Tang
    Xiaojin Li
    Yanling Shi
    Teng Wang
    Jun Xu
    Ziyu Liu
    Journal of Computational Electronics, 2020, 19 : 1463 - 1470
  • [10] Crystallographic-Orientation-Dependent Gate-Induced Drain Leakage in Nanoscale MOSFETs
    Pandey, Rajan K.
    Murali, Kota V. R. M.
    Furkay, Stephen S.
    Oldiges, Philip J.
    Nowak, Edward J.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (09) : 2098 - 2105