Reconfigurable arithmetic logic unit designed with threshold logic gates

被引:4
|
作者
Medina-Santiago, A. [1 ]
Alfredo Reyes-Barranca, Mario [2 ]
Algredo-Badillo, Ignacio [1 ]
Martinez Cruz, Alfonso [1 ]
Ramirez Gutierrez, Kelsey Alejandra [1 ]
Eleazar Cortes-Barron, Adrian [2 ]
机构
[1] Natl Inst Astrophys Opt & Elect, CONACYT, Comp Sci Dept, Luis Enrique Erro 1, Puebla 72840, Mexico
[2] IPN, CINVESTAV, Elect Engn Dept, Ave IPN 2508, Mexico City 07360, DF, Mexico
关键词
CIRCUIT;
D O I
10.1049/iet-cds.2018.0046
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, there is a trend towards the development of reconfigurable circuits where devices using them offer flexibility and performance. Different technologies are explored, such as threshold logic gates (TLGs), which are one of the most promising future technologies, and researchers are examining and improving different characteristics such as density, performance and power dissipation. This research presents a 4-bit arithmetic logic unit (ALU), which was designed using TLGs through reconfigurable logic blocks with a universal circuit configured with three stages based on a floating-gate metal oxide semiconductor transistor with more than one control gate, which was named neu-complementary metal oxide semiconductor (nu-CMOS). The main contribution is that this device is configured as a nu-CMOS inverter and has the ability to program the threshold voltage of its transfer curve by applying an external voltage to the additional control gates. The number of input bits and the magnitude of the weighted input capacitances related to control gates of the nu-CMOS inverters is obtained and analyzed by using the graphical method (floating-gate potential diagram). Finally, the proposed 4-bit ALU shows similar results as those measured from the ALUs implemented in the field programmable gate array evaluation kit and the Motorola chip MC14581B.
引用
收藏
页码:21 / 30
页数:10
相关论文
共 50 条
  • [1] Design of Arithmetic Logic Unit using Reversible Logic Gates
    Priyanka, V
    Reddy, Narla Surendranath
    Jeevana, Gogineni
    Arab, Mohd Aftab
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [2] An Arithmetic Logic Unit Design Based on Reversible Logic Gates
    Guan, Zhijin
    Li, Wenjuan
    Ding, Weiping
    Hang, Yueqin
    Ni, Lihui
    2011 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2011, : 925 - 931
  • [3] Reconfigurable Threshold Logic Gates using Memristive Devices
    Thanh Tran
    Rothenbuhler, Adrian
    Smith, Elisa H. Barney
    Saxena, Vishal
    Campbell, Kristy A.
    2012 IEEE SUBTHRESHOLD MICROELECTRONICS CONFERENCE (SUBVT), 2012,
  • [4] Reconfigurable Threshold Logic Gates using Optoelectronic Capacitors
    Kuttappa, Ragh
    Khuon, Lunal
    Nabet, Bahram
    Taskin, Baris
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 614 - 617
  • [5] Reconfigurable threshold logic gates with nanoscale DG-MOSFETs
    Kaya, Savas
    Harned, Hesham F. A.
    Ting, Darwin T.
    Creech, Gregory
    SOLID-STATE ELECTRONICS, 2007, 51 (10) : 1301 - 1307
  • [6] QCA Implementation of Arithmetic Unit using Reversible Logic Gates
    Mangalam, H.
    Sakthivel, V
    Roupesh, R.
    Sreeja, P.
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 163 - 168
  • [7] Reconfigurable Skyrmion Logic Gates
    Luo, Shijiang
    Song, Min
    Li, Xin
    Zhang, Yue
    Hong, Jeongmin
    Yang, Xiaofei
    Zou, Xuecheng
    Xu, Nuo
    You, Long
    NANO LETTERS, 2018, 18 (02) : 1180 - 1184
  • [8] Reconfigurable Plasmonic Logic Gates
    Vladescu, Elena
    Dragoman, Daniela
    PLASMONICS, 2018, 13 (06) : 2189 - 2195
  • [9] Reconfigurable Plasmonic Logic Gates
    Elena Vlădescu
    Daniela Dragoman
    Plasmonics, 2018, 13 : 2189 - 2195
  • [10] FPGAs with Reconfigurable Threshold Logic Gates for Improved Performance, Power and Area
    Wagle, Ankit
    Yang, Jinghua
    Dengi, Aykut
    Vrudhula, Sarma
    2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 256 - 259