Parallel Balanced-Bit-Serial Design Technique for Ultra-Low-Voltage Circuits With Energy Saving and Area Efficiency Enhancement

被引:2
|
作者
Wu, Bing-Chen [1 ,2 ,3 ]
Wey, I-Chyn [4 ,5 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
[3] Chang Gung Univ, Grad Inst Elect Engn, Taoyuan 333, Taiwan
[4] Chang Gung Univ, Sch Elect & Comp Engn, Green Technol Res Ctr,Ctr Reliabil Sci & Technol, Elect Engn Dept,Coll Engn,Grad Inst Elect Engn, Taoyuan 333, Taiwan
[5] Chang Gung Mem Hosp, Dept Neurol, Taoyuan 333, Taiwan
关键词
Ultra-low-voltage (ULV); leakage suppression; area efficiency; bit-serial operation; latch-based design; delay variation; parallel processing; PARAMETER VARIATIONS; PROCESSOR; ARCHITECTURE; IMPACT;
D O I
10.1109/TCSI.2017.2719283
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ultra-low-voltage (ULV) satisfies the energy-constraint on-die acceleration of parallel processing in batter-ypowered Internet-of-Things applications. However, ULV brings serious leakage energy, throughput reduction, and delay variation issues. Parallel bit-serialization remarkably reduces leakage energy and enhances area efficiency; however, extremely reduced critical path aggravates delay variation makes bit-serial operation not feasible to ULV design. In this paper, we propose a balanced-bit- serial adder (BBSA) as a basic unit of parallel-balanced-bit-serialization (PBBS) operation, which leverages timing borrowing to mitigate delay variation. In addition, we propose two latches to improve the effectiveness of timing borrowing and ease the area and power overhead of BBSA. The proposed BBSA is verified in TSMC 40-nm CMOS technology. Compared with the flip-flop-based bit-serial adder, energy consumption of BBSA is saved by 40% and area efficiency is improved by 15% as well. As a practical demonstration, we present a reconfigurable PBBS single instruction multiple data (SIMD) vector processing tile. The post-layout simulation shows that the proposed design has advantage of overall area efficiency and has significant energy saving as compared with the state-of-art ULV SIMD tile.
引用
收藏
页码:141 / 153
页数:13
相关论文
共 19 条
  • [1] Temperature-adaptive voltage tuning for enhanced energy efficiency in ultra-low-voltage circuits
    Kumar, Ranjith
    Kursun, Volkan
    MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1714 - 1727
  • [2] Design of Oscillator and Charge Pump for the Startup of Ultra-Low-Voltage Energy Harvesters
    Nornberg, Franciele
    Machado, Marcio B.
    Radin, Rafael L.
    Galup-Montoro, Carlos
    Schneider, Marcio C.
    2023 36TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI, 2023, : 112 - +
  • [3] A parallel-SSHI rectifier for ultra-low-voltage piezoelectric vibration energy harvesting
    Wu, Liao
    Kuang, Jishun
    You, Zhiqiang
    Liu, Peng
    Cai, Shuo
    IEICE ELECTRONICS EXPRESS, 2016, 13 (17):
  • [4] A Sub-mW, Ultra-Low-Voltage, Wideband Low-Noise Amplifier Design Technique
    Parvizi, Mahdi
    Allidina, Karim
    El-Gamal, Mourad N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1111 - 1122
  • [5] Ultra-low-voltage GDI-based hybrid full adder design for area and energy-efficient computing systems
    Sanapala, Kishore
    Sakthivel, Ramachandran
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) : 465 - 470
  • [6] Analysis and Design of Ultra-Low-Voltage Inductive Ring Oscillators for Energy-Harvesting Applications
    Machado, Marcio Bender
    Schneider, Marcio Cherem
    Galup-Montoro, Carlos
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [7] Energy Reduction of Ultra-Low Voltage VLSI Circuits by Digit-Serial Architectures
    Khan, Muhammad Umar Karim
    Kyung, Chong Min
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 3012 - 3017
  • [8] Evaluation of Energy-Efficient Latch Circuits with Hybrid Tunneling FET and FinFET Devices for Ultra-Low-Voltage Applications
    Wu, Tse-Ching
    Chen, Chien-Ju
    Chen, Yin-Nien
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 339 - 344
  • [9] Flexible Ultra-Low-Voltage CMOS Circuit Design applicable for digital and analog circuits operating below 300mV
    Berg, Yngvar
    Mirmotahari, Omid
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 646 - 651
  • [10] Design of 32 bit Parallel Processor Core for High Energy Efficiency using Instruction-Levels Dynamic Voltage Scaling Technique
    Yang, Yil Suk
    Roh, Tae Moon
    Yeo, Soon Il
    Kwon, Woo H.
    Kim, Jongdae
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (01) : 1 - 7