A Stochastic Reconfigurable Architecture for Fault-Tolerant Computation with Sequential Logic

被引:0
|
作者
Li, Peng [1 ]
Qian, Weikang
Lilja, David J. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55414 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Computation performed on stochastic bit streams is less efficient than that based on a binary radix because of its long latency. However, for certain complex arithmetic operations, computation on stochastic bit streams can consume less energy and tolerate more soft errors. In addition, the latency issue could be solved by using a faster clock frequency or in combination with a parallel processing approach. To take advantage of this computing technique, previous work proposed a combinational logic-based reconfigurable architecture to perform complex arithmetic operations on stochastic streams of bits. In this paper, we enhance and extend this reconfigurable architecture using sequential logic. Compared to the previous approach, the proposed reconfigurable architecture takes less hardware area and consumes less energy, while achieving the same performance in terms of processing time and fault-tolerance.
引用
收藏
页码:303 / 308
页数:6
相关论文
共 50 条
  • [1] An Architecture for Fault-Tolerant Computation with Stochastic Logic
    Qian, Weikang
    Li, Xin
    Riedel, Marc D.
    Bazargan, Kia
    Lilja, David J.
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (01) : 93 - 105
  • [2] A RECONFIGURABLE MODULAR FAULT-TOLERANT HYPERCUBE ARCHITECTURE
    YANG, CS
    ZU, LP
    WU, YN
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1994, 5 (10) : 1018 - 1032
  • [3] Fault-Tolerant Architecture for Nanoelectronic Digital Logic
    Flak, Jacek
    Laiho, Mika
    Paasio, Ari
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 545 - 548
  • [4] A reconfigurable fault-tolerant hypercube architecture with global sparing
    Chau, SC
    Fu, AWC
    2000 PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2000, : 156 - 165
  • [5] SURVEY OF RECONFIGURABLE FAULT-TOLERANT COMPUTER ARCHITECTURE AND THEIR MODELS
    MATHUR, FP
    REVUE FRANCAISE D AUTOMATIQUE INFORMATIQUE RECHERCHE OPERATIONNELLE, 1973, 7 (JUL): : 3 - 24
  • [6] FAULT-TOLERANT RECONFIGURABLE ARCHITECTURE FOR ROBOT KINEMATICS AND DYNAMICS COMPUTATIONS
    LIN, CT
    LEE, CSG
    IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1991, 21 (05): : 983 - 999
  • [7] Cluster-based architecture for fault-tolerant quantum computation
    Fujii, Keisuke
    Yamamoto, Katsuji
    PHYSICAL REVIEW A, 2010, 81 (04):
  • [8] A Reconfigurable Architecture with Sequential Logic-Based Stochastic Computing
    Najafi, M. Hassan
    Li, Peng
    Lilja, David J.
    Qian, Weikang
    Bazargan, Kia
    Riedel, Marc
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (04)
  • [9] Fault-tolerant quantum computation
    Shor, PW
    37TH ANNUAL SYMPOSIUM ON FOUNDATIONS OF COMPUTER SCIENCE, PROCEEDINGS, 1996, : 56 - 65
  • [10] Design of a Self-reconfigurable Adder for Fault-tolerant VLSI Architecture
    Mukherjee, Atin
    Dhar, Anindya Sundar
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 92 - 96