Fractional-N PLL synthesizer with 15 μsec start-up time by on-chip nonvolatile memory

被引:2
|
作者
Lee, Jun Gyu [1 ]
Masui, Shoichi [1 ]
机构
[1] Tohoku Univ, Elect Commun Res Inst, Aoba Ku, Sendai, Miyagi 9808577, Japan
来源
IEICE ELECTRONICS EXPRESS | 2012年 / 9卷 / 04期
关键词
phase locked loop; start-up time; nonvolatile memory; CMOS;
D O I
10.1587/elex.9.263
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a fractional-N PLL synthesizer with 15 mu sec start-up time featuring an open-loop VCO capacitor coarse setting and subsequent VCO control voltage setting technique with a nonvolatile memory, which can eliminate the frequency detection and VCO coarse tuning sequence used in conventional start-up acceleration techniques. The on-chip nonvolatile memory fabricated in a standard CMOS technology stores the predetermined calibration data to overcome the process variations in VCO capacitors and varactors. A prototype PLL is designed in a standard 0.18 mu m CMOS technology with die size of 950 mu m x 515 mu m and 10.4% area overhead of the acceleration circuits, and presents the measured start-up time of 14.6 mu sec.
引用
收藏
页码:263 / 269
页数:7
相关论文
共 6 条
  • [1] A 3.5 mW 5 μsec settling time dual-band fractional-N PLL synthesizer
    Lee, Jun Gyu
    Masui, Shoichi
    IEICE ELECTRONICS EXPRESS, 2012, 9 (04): : 307 - 313
  • [2] An Ultra-Wideband 80 GHz FMCW Radar System Using a SiGe Bipolar Transceiver Chip Stabilized by a Fractional-N PLL Synthesizer
    Pohl, Nils
    Jaeschke, Timo
    Aufinger, Klaus
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (03) : 757 - 765
  • [3] A Sub-100 Fs RMSjitter 20 GHz Fractional-N Analog PLL With a BAW Resonator Based On-Chip 2.5 GHz Reference
    Kalia, Sachin
    Finocchiaro, Salvatore
    Dinc, Tolga
    Bahr, Bichoy
    Raghunathan, Ashwin
    Schuppener, Gerd
    Akhtar, Siraj
    Fritz, Tobias
    Haroun, Baher S.
    Cook, Benjamin
    Sankaran, Swaminathan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (05) : 1372 - 1384
  • [4] A Sub-0.75°RMS-Phase-Error Differentially-Tuned Fractional-N Synthesizer with On-Chip LDO Regulator and Analog-Enhanced AFC Technique
    Lu, Lei
    Meng, Lingbu
    Zou, Liang
    Min, Hao
    Tang, Zhangwen
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 53 - +
  • [5] A 36.3-to-38.2GHz-216dBc/Hz2 40nm CMOS Fractional-N FMCW Chirp Synthesizer PLL with a Continuous-Time Bandpass Delta-Sigma Time-to-Digital Converter
    Weyer, Daniel
    Dayanik, M. Batuhan
    Jang, Sunmin
    Flynn, Michael P.
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 250 - +
  • [6] A Sub-100fs JitterRMS, 20-GHz Fractional-N Analog PLL using a BAW Resonator Based 2.5GHz On-Chip Reference in 22-nm FD-SOI Process
    Kalia, Sachin
    Finocchiaro, Salvatore
    Raghunathan, Ashwin
    Bahr, Bichoy
    Dinc, Tolga
    Schuppener, Gerd
    Akhtar, Siraj
    Fritz, Tobias
    Haroun, Baher
    Sankaran, Swaminathan
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 151 - 154