VLSI architecture for multi-resolution three step search algorithm

被引:0
|
作者
Sarma, M [1 ]
Samanta, D [1 ]
Dhar, AS [1 ]
机构
[1] NE Reg Inst Sci & Technol, Dept Comp Sci & Engn, Itanagar 7911909, AP, India
关键词
video compression; image processing; block matching motion estimation; ASIC; VLSI architecture;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper a modification in the three step search (TSS) block matching algorithm using the concept of multi-resolution has been proposed. It has been experimented that the proposed algorithm outperforms the TSS algorithm in most of the cases. Based on the proposed algorithm. VLSI architecture for the motion estimation chip suitable in video compression is presented. The architecture based on the proposed algorithm requires significantly lesser number of gate counts and simple control overhead compared to the existing architectures in the same domain. Moreover, it requires lesser amount of data access with reduced switching activity and thus gives an effective solution for power conscious portable video applications.
引用
收藏
页码:918 / 921
页数:4
相关论文
共 50 条
  • [1] An Efficient VLSI Architecture of the Enhanced Three Step Search Algorithm
    Biswas B.
    Mukherjee R.
    Saha P.
    Chakrabarti I.
    Journal of The Institution of Engineers (India): Series B, 2016, 97 (3) : 303 - 309
  • [2] Fast multi-resolution motion estimation algorithm and its VLSI architecture
    Song, BC
    Kim, NH
    Lim, DK
    Kim, TH
    Ko, JH
    Chun, KW
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 71 - 72
  • [3] High Performance VLSI Architecture for Three-Step Search Algorithm
    Mukherjee, Rohan
    Sheth, Keyur
    Dhar, Anindya Sundar
    Chakrabarti, Indrajit
    Sengupta, Somnath
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (05) : 1595 - 1612
  • [4] An efficient VLSI architecture for new three-step search algorithm
    He, ZL
    Liou, ML
    Chan, PCH
    Li, R
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1228 - 1231
  • [5] High Performance VLSI Architecture for Three-Step Search Algorithm
    Rohan Mukherjee
    Keyur Sheth
    Anindya Sundar Dhar
    Indrajit Chakrabarti
    Somnath Sengupta
    Circuits, Systems, and Signal Processing, 2015, 34 : 1595 - 1612
  • [6] Hardware-Oriented Adaptive Multi-resolution Motion Estimation Algorithm and Its VLSI Architecture
    Xiang, Guoqing
    Jia, Huizhu
    Liu, Jie
    Li, Yuan
    Xie, Xiaodong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2194 - 2197
  • [7] An Efficient VLSI Architecture for Motion Estimation using New Three Step Search Algorithm
    Biswas, Baishik
    Mukherjee, Rohan
    Chakrabarti, Indrajit
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [8] An enhanced three step search motion estimation method and its VLSI architecture
    Lakamsani, P
    Zeng, B
    Liou, M
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 2, 1996, : 754 - 757
  • [9] A Three-Step Multi-Resolution Time-to-Digital Converter
    Zhuang, Yan
    Yan, Jiang
    Zhang, Jing
    Wang, Yu
    Qiao, Fei
    Zhang, Jiangwei
    Wei, Qi
    Zhu, Qingpeng
    Sun, Wenxiu
    Shi, Ge
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [10] On the multi-resolution ESPRIT algorithm
    Lemma, AN
    van der Veen, AJ
    Deprettere, EF
    NINTH IEEE SIGNAL PROCESSING WORKSHOP ON STATISTICAL SIGNAL AND ARRAY PROCESSING, PROCEEDINGS, 1998, : 248 - 251