VLSI Implementation of Fixed-Point Lattice Wave Digital Filters for Increased Sampling Rate

被引:3
|
作者
Agarwal, Meenakshi [1 ]
Rawat, Tarun Kumar [1 ]
机构
[1] Netaji Subhas Inst Technol, Dept ECE, Sect 3, New Delhi, India
关键词
VLSI implementation; lattice wave digital filters; three port adaptor; canonical signed digit coefficient; fixedpoint arithmetic;
D O I
10.13164/re.2016.0821
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low complexity and high speed are the key requirements of the digital filters. These filters can be realized using allpass filters. In this paper, design and minimum multiplier implementation of a fixed point lattice wave digital filter (WDF) based on three port parallel adaptor all pass structure is proposed. Here, the second-order allpass sections are implemented with three port parallel adaptor allpass structures. A design-level area optimization is done by converting constant multipliers into shifts and adds using canonical signed digit (CSD) techniques. The proposed implementation reduces the latency of the critical loop by reducing the number of components (adders and multipliers). Three design examples are included to analyze the effectiveness of the proposed approach. These are implemented in verilog HDL language and mapped to a standard cell library in a 0.18 mu m CMOS process. The functionality of the implementations have been verified by applying number of different input vectors. Results and simulations demonstrate that the proposed design method leads to an efficient lattice WDF in terms of maximum sampling frequency. The cost to pay is small area overhead. The postlayout simulations have been done by HSPICE with CMOS transistors
引用
收藏
页码:821 / 829
页数:9
相关论文
共 50 条
  • [1] Optimal fixed-point implementation of digital filters
    Roozbehani, Mardavij
    Megretski, Alexandre
    Feron, Eric
    2007 AMERICAN CONTROL CONFERENCE, VOLS 1-13, 2007, : 5963 - +
  • [2] DIGITAL NOTCH FILTERS IMPLEMENTATION WITH FIXED-POINT ARITHMETIC
    Pinheiro, Eduardo
    Postolache, Octavian
    Girao, Pedro
    XIX IMEKO WORLD CONGRESS: FUNDAMENTAL AND APPLIED METROLOGY, PROCEEDINGS, 2009, : 491 - 496
  • [3] FIXED-POINT IMPLEMENTATION OF LATTICE WAVE DIGITAL FILTER: COMPARISON AND ERROR ANALYSIS
    Volkova, Anastasia
    Hilaire, Thibault
    2015 23RD EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2015, : 1118 - 1122
  • [4] VLSI IMPLEMENTATION OF AN EFFECTIVE LATTICE REDUCTION ALGORITHM WITH FIXED-POINT CONSIDERATIONS
    Gestner, Brian
    Zhang, Wei
    Ma, Xiaoli
    Anderson, David V.
    2009 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1- 8, PROCEEDINGS, 2009, : 577 - 580
  • [5] New realization and implementation of fixed-point IIR digital filters
    Tawfik, A
    ElGuibaly, F
    Agathoklis, P
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1997, 7 (03) : 191 - 209
  • [6] Implementation of bit-parallel lattice wave digital filters with increased maximal sample rate
    Ohlsson, H
    Gustafsson, O
    Johansson, H
    Wanhammar, L
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 71 - 74
  • [7] STABILITY ANALYSIS OF FIXED-POINT DIGITAL-FILTERS USING COMPUTER GENERATED LYAPUNOV FUNCTIONS .2. WAVE DIGITAL-FILTERS AND LATTICE DIGITAL-FILTERS
    ERICKSON, KT
    MICHEL, AN
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1985, 32 (02): : 132 - 142
  • [8] RELIABLE IMPLEMENTATION OF LINEAR FILTERS WITH FIXED-POINT ARITHMETIC
    Hilaire, Thibault
    Lopez, Benoit
    2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 401 - 406
  • [9] Implementation of Resonant Controllers and Filters in Fixed-Point Arithmetic
    Harnefors, Lennart
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2009, 56 (04) : 1273 - 1281
  • [10] DESIGN OF RECURSIVE DIGITAL-FILTERS FOR MICROPROCESSOR IMPLEMENTATION, USING FIXED-POINT ARITHMETIC
    BOLTON, AG
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1981, 128 (05): : 245 - 250