Decimal multiplication using compressor based-BCD to binary converter

被引:7
|
作者
Mukkamala, Sasidhar [1 ]
Rathore, Pradeep [2 ]
Peesapati, Rangababu [2 ]
机构
[1] Natl Inst Technol Calicut, Dept Elect & Commun Engn, Kozhikode 673601, Kerala, India
[2] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Shillong 793003, Meghalaya, India
关键词
BCD to binary (BCD-Bin) converter; Compressor; Field Programmable Gate Array (FPGA); Application Specific Integrated Circuit (ASIC);
D O I
10.1016/j.jestch.2018.01.003
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The objective of this work is to implement a scalable decimal to binary converter from 8 to 64 bits (i.e 2-digit to 16-digit) using parallel architecture. The proposed converters, along with binary coded decimal (BCD) adder and binary to BCD converters, are used in parallel implementation of Urdhva Triyakbhyam (UT)-based 32-bit BCD multiplier. To increase the performance, compressor circuits were used in converters and multiplier. The designed hardware circuits were verified by behavioural and post layout simulations. The implementation was carried out using Virtex-6 Field Programmable Gate Array (FPGA) and Application Specific Integrated Circuit (ASIC) with 90-nm technology library platforms. The results on FPGA shows that compressor based converters and multipliers produced less amount of propagation delay with a slight increase of hardware resources. In case of ASIC implementation, a compressor based converter delay is equivalent to conventional converter with a slight increase of gate count. However, the reduction of delay is evident in case of compressor based multiplier. (C) 2018 Karabuk University. Publishing services by Elsevier B.V.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [1] A HIGH PERFORMANCE BINARY TO BCD CONVERTER FOR DECIMAL MULTIPLICATION
    Bhattacharya, Jairaj
    Gupta, Aman
    Singh, Anshul
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 315 - 318
  • [2] Decimal Multiplication using compact BCD Multiplier
    James, Rekha K.
    Shahana, T. K.
    Jacob, K. Poulose
    Sasi, Sreela
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 597 - +
  • [3] Fast and Compact Binary-to-BCD Conversion Circuits for Decimal Multiplication
    Al-Khaleel, Osama
    Al-Qudah, Zakaria
    Al-Khaleel, Mohammad
    Papachristou, Christos A.
    Wolff, Francis G.
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 226 - 231
  • [4] Shift-based hardware converter algorithm between binary and binary-coded decimal (BCD)
    Wang, Ying-Chun
    Ji, Li-Jiu
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2003, 31 (02): : 221 - 224
  • [5] Efficient Hardware Implementations of Binary-to-BCD Conversion Schemes for Decimal Multiplication
    Al-Khaleel, Osama
    Al-Qudah, Zakaria
    Al-Khaleel, Mohammad
    Bani-Hani, Raed
    Papachristou, Christos
    Wolff, Francis
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (02)
  • [6] A Parallel Decimal Multiplier Using Hybrid Binary Coded Decimal (BCD) Codes
    Cui, Xiaoping
    Liu, Weiqiang
    Dong Wenwen
    Lombardi, Fabrizio
    2016 IEEE 23ND SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2016, : 150 - 155
  • [7] Fast binary to binary-coded-decimal (BCD) code converters for decimal multiplications
    Juang, Tso-Bing
    Chiu, Yu-Ming
    ICIC Express Letters, Part B: Applications, 2015, 6 (02): : 357 - 362
  • [8] A Decimal/Binary Multi-operand Adder using a Fast Binary to Decimal Converter
    Varma, Ch. Santosh
    Ahmed, Syed Ershad
    Srinivas, M. B.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 365 - 368
  • [9] BINARY-DECIMAL TO BINARY-DECIMAL CODE CONVERTER
    ZHURAVLEV, NI
    SHAT, NM
    SINAEV, AN
    STAKHIN, A
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1976, 19 (06) : 1644 - 1646
  • [10] BINARY-TO-DECIMAL CONVERTER
    DEAN, KJ
    ELECTRONIC ENGINEERING, 1967, 39 (477): : 716 - &