Architecture for integrated test data compression and abort-on-fail testing in a multi-site environment

被引:2
|
作者
Larsson, E. [1 ]
机构
[1] Linkoping Univ, Dept Comp & Informat Sci, Embedded Syst Lab, S-58183 Linkoping, Sweden
来源
关键词
D O I
10.1049/iet-cdt:20070078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The semiconductor technology development makes it possible to fabricate increasingly advanced integrated circuits (ICs). However, because of imperfections at manufacturing, each individual IC must be tested. A major problem at IC manufacturing test is the increasing test data volume as it leads to high automatic test equipment (ATE) memory requirement, long test application time and low throughput. In contrast with existing approaches, which address either test data compression for ATE memory reduction or abort-on-fail testing for test time minimisation, an architecture that supports both test data compression and abort-on-fail testing at clock-cycle granularity is proposed, and hence both ATE memory reduction and test application time minimisation are addressed. Further, the proposed architecture efficiently tackles low throughput as the architecture allows multi-site testing at a constant ATE memory requirement, which is independent of the number of tested ICs. Advantages of the architecture, compared with test compression architecutre, are that diagnostic capabilities are not reduced and there is no need for special handling of unknowns (X) in the produced test responses (PR). Experiments on ISCAS benchmark circuits and an industrial circuit have been performed.
引用
收藏
页码:275 / 284
页数:10
相关论文
共 20 条
  • [1] An architecture for combined test data compression and abort-on-fail test
    Larsson, Erik
    Persson, Jon
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 726 - +
  • [2] Combined test data compression and abort-on-fail testing
    Larsson, Erik
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 137 - 140
  • [3] Test scheduling for modular SOCs in an abort-on-fail environment
    Ingelsson, U
    Goel, SK
    Larsson, E
    Marinissen, EJ
    ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 8 - 13
  • [4] Advanced Low Pin Count Test Architecture for Efficient Multi-Site Testing
    Seo, Sungyoul
    Lee, Young-Woo
    Lim, Hyeonchan
    Kang, Sungho
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2020, 33 (03) : 391 - 403
  • [5] A New Multi-site Test for System-on-Chip Using Multi-site Star Test Architecture
    Han, Dongkwan
    Lee, Yong
    Kang, Sungho
    ETRI JOURNAL, 2014, 36 (02) : 293 - 300
  • [6] An integrated aggregate and detailed planning in a multi-site production environment using linear programming
    Kanyalkar, AP
    Adil, GK
    INTERNATIONAL JOURNAL OF PRODUCTION RESEARCH, 2005, 43 (20) : 4431 - 4454
  • [7] Real-Time Monitoring of Test Fallout Data to Quickly Identify Tester and Yield Issues in a Multi-Site Environment
    Khasawneh, Qutaiba
    Dworak, Jennifer
    Gui, Ping
    Williams, Benjamin
    Elliott, Alan C.
    Muthaiah, Anand
    2018 IEEE 36TH VLSI TEST SYMPOSIUM (VTS 2018), 2018,
  • [8] On-chip test infrastructure design for optimal multi-site testing of system chips
    Goel, SK
    Marinissen, EJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 44 - 49
  • [9] Scalable, Secure, Fail Safe, and High Performance Architecture for Storage, Analysis, and Alerts in a Multi-site Landslide Monitoring System
    Guntha, Ramesh
    Kumar, Sangeeth
    Hariharan, Balaji
    ADVANCING CULTURE OF LIVING WITH LANDSLIDES, VOL 3: ADVANCES IN LANDSLIDE TECHNOLOGY, 2017, : 61 - 69
  • [10] Climate changes inferred from integrated multi-site pollen data in northern Taiwan
    Wang, Liang-Chi
    Wu, Jiunn-Tzong
    Lee, Teh-Quei
    Lee, Pei-Fen
    Chen, Su-Hwa
    JOURNAL OF ASIAN EARTH SCIENCES, 2011, 40 (06) : 1164 - 1170