Early power estimation for system-on-chip designs

被引:0
|
作者
Lajolo, M [1 ]
Lavagno, L
Reorda, MS
Violante, M
机构
[1] NEC C&C Res Labs, Princeton, NJ USA
[2] Univ Udine, DIEGM, I-33100 Udine, Italy
[3] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reduction of chip packaging and cooling costs for deep sub-micron System-On-Chip (SOC) designs is an emerging issue. We present a simulation-based methodology able to realistically model the complex environment in which a SOC design operates in order to provide early and accurate power consumption estimation, We show that a rich functional test bench provided by a designer with a deep knowledge of a complex system is very often not appropriate for power analysis and can lead to power estimation errors of some orders of magnitude. To address this issue, we propose an automatic input sequence generation approach based on a heuristic algorithm able to upgrade a set of test vectors provided by the designer, The obtained sequence closely reflects the worst-case power consumption for the chip and allows looking at how the chip is going to work over time.
引用
收藏
页码:108 / 117
页数:10
相关论文
共 50 条
  • [1] Trends in low power digital System-On-Chip designs
    Saleh, R
    Lim, G
    Kadowaki, T
    Uchiyama, K
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 373 - 378
  • [2] Early evaluation of bus interconnects dependability for System-on-Chip designs
    Lajolo, M
    Reorda, MS
    Violante, M
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 371 - 376
  • [3] Dynamic power management for embedded processors in system-on-chip designs
    You, Daecheol
    Chung, Ki-Seok
    ELECTRONICS LETTERS, 2014, 50 (18) : 1309 - U155
  • [4] Managing power and performance for System-on-Chip designs using voltage islands
    Lackey, DE
    Zuchowski, PS
    Bednar, TR
    Stout, DW
    Gould, SW
    Cohn, JM
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 195 - 202
  • [5] Accelerating system-on-chip power analysis using hybrid power estimation
    Ghodrat, Mohammad Ali
    Lahiri, Kanishka
    Raghunathan, Anand
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 883 - +
  • [6] Cosimulation-based power estimation for system-on-chip design
    Lajolo, M
    Raghunathan, A
    Dey, S
    Lavagno, L
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) : 253 - 266
  • [7] A thermal management system and prototyping for system-on-chip designs
    Chiueh, H
    Draper, J
    Choma, J
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 51 - 55
  • [8] Resilient System-on-Chip Designs With NoC Fabrics
    Nath, Atul Prasad Deb
    Boddupalli, Srivalli
    Bhunia, Swarup
    Ray, Sandip
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2020, 15 : 2808 - 2823
  • [9] A hierarchical test scheme for system-on-chip designs
    Li, JF
    Huang, HJ
    Chen, JB
    Su, CP
    Wu, CW
    Cheng, C
    Chen, SI
    Hwang, CY
    Lin, HP
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 486 - 490
  • [10] A floorplan-based power network analysis methodology for system-on-chip designs
    Huang, Shih-Hsu
    Wang, Chu-Liao
    Huang, Man-Lin
    EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2007, 4808 : 507 - +