Chip-level performance maximization using ASIS (Application-specific Interconnect Structure) wiring design concept for 45 nm CMOS devices

被引:0
|
作者
Oda, N [1 ]
Imura, H [1 ]
Kawahara, N [1 ]
Tagami, M [1 ]
Kunishima, H [1 ]
Sone, S [1 ]
Ohnishi, S [1 ]
Yamada, K [1 ]
Kakuhara, Y [1 ]
Sekine, M [1 ]
Hayashi, Y [1 ]
Ueno, K [1 ]
机构
[1] NEC Corp Ltd, NEC Elect Corp, Sagamihara, Kanagawa 2291198, Japan
来源
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel interconnect design concept named "ASIS (Application-specific Interconnect Structure)" is presented for 45 nm CMOS performance maximization. Basic scheme of ASIS is that corresponding to applications, such as high-performance, low-power or high reliability, interconnect structure as well as metal thickness is individually optimized in order to maximize chip-level performance matched to the application. Our investigation shows that for low power application, the increased resistivity of scaled-down Cu-wire is not a main issue, so that thinner wire is more advantageous. For high-performance application, partially double pitch structure for local and intermediate layers is advantageous. For high-reliability requirement, CuAl-alloy or CoWP cap-metal is quite effective for boosting reliability.
引用
收藏
页码:1045 / 1048
页数:4
相关论文
共 3 条
  • [1] Chip-level performance maximization using ASIS (Application-specific Interconnect Structure) wiring design concept for 45 nm CMOS generation
    Oda, Noriaki
    Imurai, Hironori
    Kawahara, Naoyoshi
    Tagami, Masayoshi
    Kunishima, Hiroyuki
    Sone, Shuji
    Ohnishi, Sadayuki
    Yamada, Kenta
    Kakuhara, Yumi
    Sekine, Makoto
    Hayashi, Yoshihiro
    Ueno, Kazuyoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 848 - 855
  • [2] Chip-level performance improvement using Triple Damascene wiring design concept for the future CMOS devices
    Oda, N
    ADVANCED METALLIZATION CONFERENCE 2000 (AMC 2000), 2001, : 59 - 68
  • [3] Chip-level performance improvement using triple damascene wiring design concept for the 0.13μm CMOS generation and beyond
    Oda, Noriaki
    Kunishima, Hiroyuki
    Kyouno, Takashi
    Takeda, Kazuhiro
    Tanaka, Tomoaki
    Takewaki, Toshiyuki
    Ikeda, Masahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (11) : 1544 - 1550