A low-power analog motion estimation processor for digital video coding

被引:7
|
作者
Panovic, M [1 ]
Demosthenous, A [1 ]
机构
[1] UCL, Dept Elect & Elect Engn, London WC1E 7JE, England
基金
英国工程与自然科学研究理事会;
关键词
analog signal processing; block-matching; low-power circuits; mismatch errors; motion estimation; video encoding;
D O I
10.1109/JSSC.2005.864111
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analog circuit techniques can be beneficially applied to reduce the circuit complexity and power consumption of motion estimation processors for digital video encoding. However, analog circuits are sensitive to mismatch which affects motion estimaion. This paper presents the design of an analog motion estimation processor which overcomes these limitations. A novel architecture is described featuring pixel reuse and input offset error cancellation. The proof-of-concept realization was fabricated in 0.8-mu m CMOS, and operates on 4 X 4 pixel blocks and a search area of 8 x 8 pixels. However, the architecture is scalable to larger block sizes and more advanced technologies. Measured results for various QCIF video sequences at 15-f/s showed excellent PSNR performance. The prototype dissipates 0.9 mW of power from a single 3-V power supply and occupies an area of 0.95 mm(2). Energy consumption is 1.51 nJ per motion vector.
引用
收藏
页码:673 / 683
页数:11
相关论文
共 50 条
  • [1] A low-power video motion estimation array processor
    Yeh, GK
    Lu, YW
    Burr, JB
    1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 162 - 163
  • [2] Low-power systolic array processor architecture for FSBM video motion estimation
    Jiang, M.
    Crookes, D.
    Davidson, S.
    Turner, R.
    ELECTRONICS LETTERS, 2006, 42 (20) : 1146 - 1148
  • [3] A low power block-matching analog motion estimation processor
    Panovic, M
    Demosthenous, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4827 - 4830
  • [4] Low-Power Mobile Processor Design for Full-HD Video Coding
    Kimura, Motoki
    Iwata, Kenichi
    Mochizuki, Seiji
    Ueda, Hiroshi
    Hashimoto, Ryoji
    Hatae, Hiroshi
    Watanabe, Hiromi
    IDW'10: PROCEEDINGS OF THE 17TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2010, : 2161 - 2164
  • [5] Low-Power Architectures for Compressed Domain Video Coding Co-Processor
    Chen, Jie
    Liu, K. J. Ray
    IEEE TRANSACTIONS ON MULTIMEDIA, 2000, 2 (02) : 111 - 128
  • [6] A Low-Power Memory Architecture with Application-Aware Power Management for Motion & Disparity Estimation in Multiview Video Coding
    Zatt, Bruno
    Shafique, Muhammad
    Bampi, Sergio
    Henkel, Joerg
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 40 - 47
  • [7] Low-Power Motion Estimation Processor with 3D Stacked Memory
    Zhang, Shuping
    Zhou, Jinjia
    Zhou, Dajiang
    Kimura, Shinji
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (07) : 1431 - 1441
  • [8] Motion estimation techniques for digital video coding
    Electronics and Telecommunications, College of Engineering, Pune
    Maharashtra, India
    不详
    Maharashtra, India
    1600, Springer Verlag
  • [9] Power estimation starategies for a low-power security processor
    Lee, Yen-Fong
    Huang, Shi-Yu
    Hsu, Sheng-Yu
    Chen, I-Ling
    Shieh, Cheng-Tao
    Lin, Jian-Cheng
    Chang, Shih-Chieh
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 367 - 371
  • [10] A low-power analog correlation processor for real-time camera alignment and motion computation
    McIlrath, LG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (12): : 1353 - 1364