Power-efficient compensation circuit for fixed-width multipliers

被引:1
|
作者
Kumar, Ganjikunta Ganesh [1 ]
Sahoo, Subhendu K. [2 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, Telangana, India
[2] BITS Pilani, Dept EEE, Hyderabad Campus, Hyderabad, Telangana, India
关键词
multiplying circuits; error compensation; low-power electronics; mean square error methods; network synthesis; power-delay product; power-efficient compensation circuit; fixed-width multiplier; bit product; partial products; error compensation circuit; mean-square error; correction vector; power consumption; LOW-ERROR; DESIGN; MULTIPLICATION;
D O I
10.1049/iet-cds.2019.0332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fixed-width multiplier receives twon-bit operands and generates an approximaten-bit product as the output. It truncates part of the partial products and employs an appropriate error compensation circuit in order to reduce the approximation error. In this study, a new error compensation circuit for the fixed-width multiplier has been proposed which utilises the correction vector (CV) and modified minor CV. The proposed error compensation circuit is capable of minimising both the mean error and the mean-square error. Post-synthesis results for 16-bit of fixed-width multiplier demonstrate that the proposed circuit has 3.50, 39.24, 42.91 and 44.91% reduced delay, area, power consumption and power-delay product when compared with the existing design reported in the literature.
引用
收藏
页码:505 / 509
页数:5
相关论文
共 50 条
  • [1] Power-Efficient Pipelined Reconfigurable Fixed-Width Baugh-Wooley Multipliers
    Tu, Jin-Hao
    Van, Lan-Da
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (10) : 1346 - 1355
  • [2] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84
  • [3] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
  • [4] Design of Fixed-Width Multipliers With Linear Compensation Function
    Petra, Nicola
    De Caro, Davide
    Garofalo, Valeria
    Napoli, Ettore
    Strollo, Antonio Giuseppe Maria
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 947 - 960
  • [5] Area-Effective and Power-Efficient Fixed-Width Booth Multipliers Using Generalized Probabilistic Estimation Bias
    Chen, Yuan-Ho
    Li, Chung-Yi
    Chang, Tsin-Yuan
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 277 - 288
  • [6] Low-power fixed-width array multipliers
    Wang, JS
    Kuo, CN
    Yang, TH
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 307 - 312
  • [7] Fixed-width multipliers for the implementation of efficient digital FIR filters
    Garofalo, Valeria
    MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1491 - 1498
  • [8] Improved Quantization Error Compensation Method for Fixed-Width Booth Multipliers
    Ma, Xiaolong
    Xu, Jiangtao
    Chen, Guican
    VLSI DESIGN, 2014, 2014
  • [10] Dual-tree error compensation for high performance fixed-width multipliers
    Strollo, AGM
    Petra, N
    De Caro, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (08) : 501 - 507