Low Complexity Concurrent Error Detection for Complex Multiplication

被引:11
|
作者
Pontarelli, Salvatore [1 ]
Reviriego, Pedro [2 ]
Bleakley, Chris J. [3 ]
Antonio Maestro, Juan [2 ]
机构
[1] Univ Roma Tor Vergata, I-00133 Rome, Italy
[2] Univ Antonio Nebrija, E-28040 Madrid, Spain
[3] Natl Univ Ireland Univ Coll Dublin, Dublin 4, Ireland
关键词
Complex multiplication; concurrent error detection; fault tolerance; DESIGN;
D O I
10.1109/TC.2012.246
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper studies the problem of designing a low complexity Concurrent Error Detection (CED) circuit for the complex multiplication function commonly used in Digital Signal Processing circuits. Five novel CED architectures are proposed and their computational complexity, area, and delay evaluated in several circuit implementations. The most efficient architecture proposed reduces the number of gates required by up to 30 percent when compared with a conventional CED architecture based on Dual Modular Redundancy. Compared to a Residue Code CED scheme, the area of the proposed architectures is larger. However, for some of the proposed CEDs delay is significantly lower with reductions exceeding 30 percent in some configurations.
引用
收藏
页码:1899 / 1903
页数:5
相关论文
共 50 条
  • [1] Low-complexity Concurrent Error Detection for convolution with Fast Fourier Transforms
    Bleakley, C. J.
    Reviriego, P.
    Maestro, J. A.
    MICROELECTRONICS RELIABILITY, 2011, 51 (06) : 1152 - 1156
  • [2] Very-low-complexity concurrent error detection for transform-based filters
    Reviriego, P.
    Bleakley, C. J.
    Maestro, J. A.
    ELECTRONICS LETTERS, 2010, 46 (25) : 1677 - 1678
  • [3] Concurrent Error Detection in Montgomery Multiplication over Binary Extension Fields
    Hariri, Arash
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (09) : 1341 - 1353
  • [4] Concurrent Error Detection in Multipliers by Using Reduced Wordlength Multiplication and Logarithms
    Uhl, Alexander
    Becker, Juergen
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 129 - 135
  • [5] A Hybrid Scheme for Concurrent Error Detection of Multiplication over Finite Fields
    Ansari, Bijan
    Verbauwhede, Ingrid
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 399 - 407
  • [6] Concurrent error detection in Montgomery multiplication over GF(2m)
    Chiou, CW
    Lee, CY
    Deng, AW
    Lin, JM
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (02) : 566 - 574
  • [7] Low-Complexity Reconfigurable Complex Constant Multiplication for FFTs
    Qureshi, Fahad
    Gustafsson, Oscar
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1137 - 1140
  • [8] Concurrent Error Detection Architectures for Field Multiplication Using Gaussian Normal Basis
    Wang, Zhen
    Wang, Xiaozhe
    Fan, Shuqin
    INFORMATION SECURITY PRACTICE AND EXPERIENCE, PROCEEDINGS, 2010, 6047 : 96 - 109
  • [9] Low cost concurrent error detection for the advanced encryption standard
    Wu, K
    Karri, R
    Kuznetsov, G
    Goessel, M
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1242 - 1248
  • [10] Low-Cost Concurrent Error Detection for GCM and CCM
    Xiaofei Guo
    Ramesh Karri
    Journal of Electronic Testing, 2014, 30 : 725 - 737