An Instruction Set Architecture for Low-power, Dynamic IoT Communication

被引:0
|
作者
Muzaffar, Shahzad [1 ]
Elfadel, Ibrahim M. [1 ]
机构
[1] Khalifa Univ, Abu Dhabi, U Arab Emirates
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an instruction set architecture (ISA) dedicated to the rapid and efficient implementation of single-channel IoT communication interfaces. The architecture is meant to provide a programming interface for the implementation of signaling protocols based on the recently introduced pulsed-index schemes. In addition to the traditional aspects of ISA design such as addressing modes, instruction types, instruction formats, registers, interrupts, and external I/O, the ISA includes special-purpose instructions that facilitate bit stream encoding and decoding based on the pulsed-index techniques. Verilog HDL is used to synthesize a fully functional processor based on this ISA and provide both an FPGA implementation and a synthesised ASIC design in GLOBALFOUNDRIES 65nm. The ASIC design confirms the low-power features of this ISA with consumed power around 31 mu W and energy efficiency of less than 10pJ/bit.
引用
收藏
页码:37 / 42
页数:6
相关论文
共 50 条
  • [1] IoT Protocols for Low-power Massive IoT: A Communication Perspective
    Stusek, Martin
    Zeman, Krystof
    Masek, Pavel
    Sedova, Jindriska
    Hosek, Jiri
    2019 11TH INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS AND WORKSHOPS (ICUMT), 2019,
  • [2] Low-Power Reconfigurable Architecture of Elliptic Curve Cryptography for IoT
    Hu, Xianghong
    Huang, Hongmin
    Zheng, Xin
    Liu, Yuan
    Xiong, Xiaoming
    IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (11): : 643 - 650
  • [3] DEMO: Mobile Relay Architecture for Low-Power IoT Devices
    Manzoor, Ahsan
    Porambage, Pawani
    Liyanage, Madhsanka
    Ylianttila, Mika
    Gurtov, Andrei
    2018 IEEE 19TH INTERNATIONAL SYMPOSIUM ON A WORLD OF WIRELESS, MOBILE AND MULTIMEDIA NETWORKS (WOWMOM), 2018,
  • [4] Double Data Rate Dynamic Edge-Coded Signaling for Low-Power IoT Communication
    Muzaffar, Shahzad
    Elfadel, Ibrahim M.
    2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 317 - 322
  • [5] Wasted dynamic power and correlation to instruction set architecture for CPU throttling
    Owahid, Abdullah A.
    John, Eugene B.
    JOURNAL OF SUPERCOMPUTING, 2019, 75 (05): : 2436 - 2454
  • [6] Wasted dynamic power and correlation to instruction set architecture for CPU throttling
    Abdullah A. Owahid
    Eugene B. John
    The Journal of Supercomputing, 2019, 75 : 2436 - 2454
  • [7] Low-Power IoT Architecture, Challenges, and Future Aspects<bold> </bold>
    Sambhav, Saurabh
    Singh, Shilpi
    MICRO-ELECTRONICS AND TELECOMMUNICATION ENGINEERING, ICMETE 2021, 2022, 373 : 553 - 560
  • [8] Design of Low-Power Bandgap Voltage Reference for IoT RFID Communication
    Peng, Kun
    Xu, Yong
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 345 - 348
  • [9] Compiler managed dynamic instruction placement in a low-power code cache
    Ravindran, RA
    Nagarkar, PD
    Dasika, GS
    Marsman, ED
    Senger, RM
    Mahlke, SA
    Brown, RB
    CGO 2005: INTERNATIONAL SYMPOSIUM ON CODE GENERATION AND OPTIMIZATION, 2005, : 179 - 190
  • [10] LOW-POWER INSTRUCTION ADDRESS BUS CODING WITH XOR-BITS ARCHITECTURE
    Fan, Chih-Peng
    Fang, Chia-Hao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (01) : 45 - 57