Finding minimum interconnect sub-arrays in reconfigurable VLSI Arrays

被引:2
|
作者
Jigang, Wu [1 ]
Srikanthan, Thambipillai [1 ]
Wang, Kai [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, Ctr High Performance Embedded Syst, Singapore 639798, Singapore
关键词
reconfigurable; VLSI array; algorithm; rerouting;
D O I
10.1109/ISCAS.2008.4541677
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Shorter total interconnect and fewer switches in a VLSI array definitely lead to less capacitance, power dissipation and dynamic communication cost between the processing elements (PEs). This paper presents techniques to find a logical (target) array that has shorter interconnect and fewer switches in a reconfigurable VLSI array with faulty PEs. The proposed algorithm initially searches for a sub-array on the host array, which contains the minimum number of the faults. Then it reroutes the sub-array, rather than the whole host array as was done in previous algorithm, to an approximate target array whose size is less then but close to the size of the target array. Finally, the target array is obtained by simple extension of the approximate target array. Experimental results show that the proposed algorithm can construct a target array with much shorter total interconnect. The improvement over the previous work is up to 68% in terms of the interconnect redundancy for the case of the cluster faults.
引用
收藏
页码:1352 / 1355
页数:4
相关论文
共 50 条
  • [1] CONSTRUCTING LOW-TEMPERATURE SUB-ARRAYS ON RECONFIGURABLE VLSI ARRAYS
    Wu, Jigang
    Zhu, Yuanbo
    Niu, Zhipeng
    Srikanthan, Thambipillai
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [2] Reconfiguration of high performance VLSI sub-arrays
    Wu, J.
    Srikanthan, T.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (04): : 292 - 298
  • [3] Constructing Sub-Arrays with Short Interconnects from Degradable VLSI Arrays
    Wu Jigang
    Srikanthan, Thambipillai
    Jiang, Guiyuan
    Wang, Kai
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2014, 25 (04) : 929 - 938
  • [4] UNRESOLVED ARRAYS AND SUB-ARRAYS
    BAUCHE, J
    BAUCHEARNOULT, C
    ANNALES DE PHYSIQUE, 1986, 11 (03) : 3 - 7
  • [5] Arrays of overlapping sub-arrays for improved sidelobe level performance
    Rengarajan, SR
    Rao, JBL
    2000 IEEE INTERNATIONAL CONFERENCE ON PHASED ARRAY SYSTEMS AND TECHNOLOGY, PROCEEDINGS, 2000, : 497 - 500
  • [6] VLSI ARRAYS WITH RECONFIGURABLE BUSES
    REISIS, D
    KUMAR, VKP
    LECTURE NOTES IN COMPUTER SCIENCE, 1988, 297 : 732 - 743
  • [7] A Novel Lossless BFN for Linear Arrays Based on Overlapped Sub-Arrays
    Petrolati, Daniele
    Angeletti, Piero
    Toso, Giovanni
    2014 8TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP), 2014, : 2247 - 2250
  • [8] Design of Overlapped Sub-arrays for Planar Sparse Direct Radiating Arrays
    Kaifas, Theodoros N.
    Babas, Dimitrios G.
    Sahalos, John N.
    2017 11TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP), 2017,
  • [9] RECONFIGURABLE ARCHITECTURES FOR VLSI PROCESSING ARRAYS
    SAMI, M
    STEFANELLI, R
    AFIPS CONFERENCE PROCEEDINGS, 1983, 52 : 565 - &
  • [10] Finding high performance solution in reconfigurable mesh-connected VLSI arrays
    Wu, JG
    Srik-Anthan, T
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 440 - 448