IIP Framework: A Tool for Reuse-Centric Analog Circuit Design

被引:0
|
作者
Prautsch, Benjamin [1 ]
Eichler, Uwe [1 ]
Rao, Sunil [1 ]
Zeugmann, Bjoern [1 ]
Puppala, Ajith [1 ]
Reich, Torsten [1 ]
Lienig, Jens [2 ]
机构
[1] Fraunhofer Inst Integrated Circuits IIS, Div Engn Adapt Syst EAS, Dresden, Germany
[2] Tech Univ Dresden, Dresden, Germany
关键词
Keywords Layout; Analog Design Automation; Generator; Technology Independence; Reuse; Efficient Design; FD-SOI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Current design of analog integrated circuits is still a time-consuming manual process resulting in static analog blocks which can hardly be reused. In order to address this problem, a new framework to ease reuse-centric bottom-up design of analog integrated circuits is introduced. Our IIP Framework (IIP: Intelligent Intellectual Property) enables the development of highly technology-independent analog circuit generators applicable in multiple design environments. IIP Generators are parameterizable descriptions of each view of an analog block, i.e., layout, schematic, and symbol. They allow the adaptation of complex layouts within seconds to minutes in order to incorporate hardly estimable parasitics and further considerations into the design flow. Due to the abstract generator description, valid design data is created for very different technologies such as 28 nm and 180 nm bulk CMOS, 28 nm FDSOI, and others. The design experiment shows that procedural generators can be an effective tool for the efficient design of analog integrated circuits.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] General Reuse-Centric CNN Accelerator
    Cicek, Nihat Mert
    Ning, Lin
    Ozturk, Ozcan
    Shen, Xipeng
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (04) : 880 - 891
  • [2] Reuse-Centric K-Means Configuration
    Guan, Hui
    Ding, Yufei
    Shen, Xipeng
    Krim, Hamid
    2018 IEEE 34TH INTERNATIONAL CONFERENCE ON DATA ENGINEERING (ICDE), 2018, : 1224 - 1227
  • [3] Reuse-centric k-means configuration
    Zhang, Lijun
    Guan, Hui
    Ding, Yufei
    Shen, Xipeng
    Krim, Hamid
    INFORMATION SYSTEMS, 2021, 100
  • [4] Analog design retargeting by design knowledge reuse and circuit synthesis
    Webb, M.
    Tang, Hua
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 892 - 895
  • [5] A human-centric tool for component design and reuse in the UML
    Roubtsova, EE
    Roubtsov, SA
    200S IEEE SYMPOSIUM ON HUMAN CENTRIC COMPUTING LANGUAGES AND ENVIRONMENTS, 2003, : 177 - 179
  • [6] Development of Analog Circuit Design Automation Tool
    Krishnamurthy, Vinitha
    Kim, Bruce
    PROCEEDINGS OF THE IEEE SOUTHEASTCON 2009, TECHNICAL PROCEEDINGS, 2009, : 236 - 241
  • [7] DTA: Layout design tool for CMOS analog circuit
    Lai, YT
    Jiang, YC
    Kao, CC
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 537 - 540
  • [8] Automated Analog Circuit Design and Chip Layout Tool
    Farag, Fathi A.
    Ibrahim, Mohamed F.
    Shehata, Mohammed A.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 482 - 485
  • [9] Task models, scenarios, and critical parameters: Toward the establishment of an effective infrastructure for reuse-centric requirements analysis
    Montabert, Cyril
    Mccrickard, Scott
    3RD INT CONF ON CYBERNETICS AND INFORMATION TECHNOLOGIES, SYSTEMS, AND APPLICAT/4TH INT CONF ON COMPUTING, COMMUNICATIONS AND CONTROL TECHNOLOGIES, VOL 1, 2006, : 186 - +
  • [10] ADOPT-A CAD TOOL FOR ANALOG CIRCUIT-DESIGN
    LAI, JC
    KUENG, JS
    CHEN, HC
    FERNANDEZ, FJ
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1988, 4 (02): : 29 - 30