Hierarchical Power Network Synthesis for Multiple Power Domain Designs

被引:0
|
作者
Lee, Chieh-Jui [1 ]
Liu, Sean Shih-Ying [1 ]
Huang, Chuan-Chia [1 ]
Chen, Hung-Ming [1 ]
Lin, Chang-Tzu [2 ]
Lee, Chia-Hsin [2 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect Engn, Hsinchu, Taiwan
[2] Ind Technol Res Inst, Informat & Communicat Res Labs, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a methodology that synthesize and optimize the power network for design with multiple power domains. An architecture is presented to represent the power network with presence of sleep transistors. The power network is numerically modeled to RC network using Modified Nodal Analysis and solved using Conjugate Gradient Method. Regarding to IR drop effect mitigation, an optimization technique is proposed based on Simulated Annealing that minimize total power stripe area while satisfying a given IR drop constraint. In consideration of multiple power domains, the given power domains are represented in tree-like structure and our algorithm is recursively applied to synthesize and optimize the power network for each power domain in a hierarchical fashion. The proposed methodology is integrated to commercial design tool and experimented on real design case for evaluation. To ensure practical aspect of our approach, evaluation is performed on latest digital design commercial tool. Design data and parameters are extracted using Open Access. The result of our algorithm is fed back to latest commercial tool for final IR and EM analysis. Our algorithm is tested on both industrial testcase and academic MCNC benchmark. Comparing to conventional P/G network, using our power network synthesis can achieve 31% - 35% reduction in total P/G area while satisfying maximum 10% IR-drop constraint.
引用
收藏
页码:477 / 482
页数:6
相关论文
共 50 条
  • [1] A power network synthesis method for industrial power gating designs
    Shi, Kaijian
    Lin, Zhian
    Jiang, Yi-Min
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 362 - +
  • [2] Simultaneous sleep transistor insertion and power network synthesis for industrial power gating designs
    Shi, Kaijian
    Lin, Zhian
    Jian, Yi-Min
    Yuan, Lin
    Journal of Computers, 2008, 3 (03) : 6 - 13
  • [3] Power grid modeling technique for hierarchical power network analysis
    Zhu, N
    Koh, HY
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 313 - 318
  • [4] Synthesis scheme for low power designs with multiple supply voltages by heuristic algorithms
    Wang, L
    Jiang, YT
    Selvaraj, H
    ITCC 2004: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: CODING AND COMPUTING, VOL 2, PROCEEDINGS, 2004, : 826 - 830
  • [5] Synthesis scheme for low power designs with multiple supply voltages by simulated annealing
    Wen, Dong-Xin
    Wang, Ling
    Wang, Wei-Bin
    Chen, Lei
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2005, 37 (SUPPL. 1): : 221 - 224
  • [6] Synthesis scheme for low power designs with multiple supply voltages by tabu search
    Wang, L
    Jiang, YT
    Selvaraj, H
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 261 - 264
  • [7] AC Power Local Network with Multiple Power Routers
    Takahashi, Ryo
    Kitamori, Yutaro
    Hikihara, Takashi
    ENERGIES, 2013, 6 (12) : 6293 - 6303
  • [8] Power Distribution Network Analysis in Deep Submicron Designs
    Sofer, Sergey
    Berkovitz, Asher
    Neiman, Valery
    2011 IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, COMMUNICATIONS, ANTENNAS AND ELECTRONIC SYSTEMS (COMCAS 2011), 2011,
  • [9] Impact of Channel Loading to Power Distribution Network Designs
    Yoon, Changwook
    Oh, Dan
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 401 - 406
  • [10] Fast Low Power Rule Checking for Multiple Power Domain Design
    Lu, Chien-Pang
    Jiang, Iris Hui-Ru
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1745 - 1750