Reliability Modeling of Silicon or Glass Interposers to Printed Wiring Board Interconnections

被引:0
|
作者
Qin, Xian [1 ]
Kumbhat, Nitesh [1 ]
Sundaram, Venky [1 ]
Tummala, Rao [1 ]
机构
[1] Georgia Inst Technol, Packaging Res Ctr, Atlanta, GA 30332 USA
关键词
Thin Silicon or Glass Substrate; Compliant Dielectric; Finite Element Method;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Trend towards ultra-miniaturization of packages and systems has necessitated the use of high I/O interposers or packages made of either silicon or glass [1]. However, both of these materials have low coefficient of thermal expansion (CTE) compared to organic boards, thereby raising interconnection reliability concerns when assembled directly on the organic system boards. This paper presents an approach to address these reliability problems by using novel build-up dielectrics with low Young's Modulus to reduce the strains induced in the solder ball interconnections to the board. This proposed approach is compatible with surface mount technology and also helps the handling and metallization of thin silicon/glass substrates. Finite element method has been used to analyze the effectiveness of the compliant dielectrics, laminated onto silicon or glass substrates. Parametric study has been performed to analyze the influence of material properties and geometry parameters on the reliability of the SMT interconnections.
引用
收藏
页码:12 / 16
页数:5
相关论文
共 50 条
  • [1] Highly-Reliable Silicon and Glass Interposers-to-Printed Wiring Board SMT Interconnections: Modeling, Design, Fabrication and Reliability
    Qin, Xian
    Kumbhat, Nitesh
    Sundaram, Venky
    Tummala, Rao
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1738 - 1745
  • [2] Finite Element Analysis and Experiment Validation of Highly Reliable Silicon and Glass Interposers-to-Printed Wiring Board SMT Interconnections
    Qin, Xian
    Kumbhat, Nitesh
    Raj, Pulugurtha Markondeya
    Sundaram, Venky
    Tummala, Rao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (05): : 796 - 806
  • [3] Large Silicon, Glass and Low CTE Organic Interposers to Printed Wiring Board SMT Interconnections using Copper Microwire Arrays
    Qin, Xian
    Gottschall, Sebastian
    Kumbhat, Nitesh
    Raj, P. Markondeya
    Kim, Sungjin
    Sundaram, Venky
    Tummala, Rao
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 867 - 871
  • [4] Direct SMT Interconnections of Large Low-CTE Interposers to Printed Wiring Board Using Copper Microwire Arrays
    Qin, Xian
    Raj, Pulugurtha Markondeya
    Smet, Vanessa
    Tummala, Rao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (11): : 1709 - 1719
  • [5] PERMANENT INTERCONNECTION TECHNOLOGY ELECTRONIC INTERCONNECTIONS - THE PRINTED WIRING BOARD
    LANG, IG
    ELECTROCOMPONENT SCIENCE AND TECHNOLOGY, 1981, 9 (02): : 139 - 145
  • [6] Reliability Study for Large Silicon Interposers Report on Board
    Ferrandon, C.
    Joblot, S.
    Lamy, Y.
    Coudrain, P.
    Bar, P.
    Yap, D.
    De Crecy, F.
    Coffy, R.
    Carpentier, J-F.
    Simon, G.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 383 - 389
  • [7] Impact of printed wiring board coatings on the reliability of lead-free chip-scale package interconnections
    T. T. Mattila
    V. Vuorinen
    J. K. Kivilahti
    Journal of Materials Research, 2004, 19 : 3214 - 3223
  • [8] Impact of printed wiring board coatings on the reliability of lead-free chip-scale package interconnections
    Mattila, TT
    Vuorinen, V
    Kivilahti, JK
    JOURNAL OF MATERIALS RESEARCH, 2004, 19 (11) : 3214 - 3223
  • [9] Manufacturing cost modeling in printed wiring board assembly
    Teng, SHG
    Garimella, SS
    JOURNAL OF MANUFACTURING SYSTEMS, 1998, 17 (02) : 87 - 96
  • [10] RELIABILITY OF COPPER-PLATED THROUGH HOLE PRINTED WIRING BOARD
    KOBUNA, H
    SATO, T
    NOGUCHI, S
    NEC RESEARCH & DEVELOPMENT, 1976, (41): : 38 - 49