FPGA-Based Neuro-Architecture Intrusion Detection System

被引:0
|
作者
Hassan, A. A. [1 ]
Elnakib, A. [1 ]
Abo-Elsoud, M. [1 ]
机构
[1] Mansoura Univ, Fac Engn, Dept Elect & Commun Engn, Mansoura 35516, Egypt
关键词
Network security; IDS; MLP; FPGA;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
These Today's intrusion detection systems (IDSs) are playing an essential part of any network security system. A challenging task in designing such IDSs is the ability of detecting the system attacks at a high speed and with an acceptable accuracy. In this work, an IDS system is proposed and designed with two keys of success; its neuro-architecture, and the FPGA-based implementation of this architecture. The neuro-architecture of the proposed system provides not only system's capability of detecting attacks that are not included in the training sets, but also fast decision due to the natural parallelism propriety of the neural networks. Also, the software implementation of the proposed system is explained. Further more, an FPGA-based implementation of the system is illustrated to provide an extra enhancement of system speed. Besides, the FPGA-based implementation provides an improved scope of boosting security over the software-based system.
引用
收藏
页码:268 / 273
页数:6
相关论文
共 50 条
  • [1] An FPGA-based network intrusion detection architecture
    Das, Abhishek
    Nguven, David
    Zambreno, Joseph
    Memik, Gokhan
    Choudhary, Alok
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2008, 3 (01) : 118 - 132
  • [2] Architecture and Mechanisms for Implementing an FPGA-based Stateful Intrusion Detection System
    Oh, Jin-Tae
    Kim, Byoung-Koo
    Yoon, Seung-Yong
    Jang, Jong-Soo
    Jeon, Yong-Hee
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2007, 7 (05): : 110 - 117
  • [3] Session Management Architecture for Implementing an FPGA-based Stateful Intrusion Detection System
    Yoon, Seungyong
    Kim, Byoungkoo
    Oh, Jintae
    Jang, Jongsoo
    PROCEEDINGS OF THE 8TH WSEAS INTERNATIONAL CONFERENCE ON APPLIED COMPUTER SCIENCE (ACS'08): RECENT ADVANCES ON APPLIED COMPUTER SCIENCE, 2008, : 31 - +
  • [4] A FPGA-based intrusion detection system in IPv6
    Bin, He
    Fushan, Wei
    2007 INTERNATIONAL SYMPOSIUM ON COMPUTER SCIENCE & TECHNOLOGY, PROCEEDINGS, 2007, : 877 - 881
  • [5] FPGA-based intrusion detection system for 10 Gigabit Ethernet
    Katashita, Toshihiro
    Yamaguchi, Yoshinori
    Maeda, Atusi
    Toda, Kenji
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (12): : 1923 - 1931
  • [6] An FPGA-based network intrusion detection system with on-chip network interfaces
    Clark, C. R.
    Ulmer, C. D.
    Schimmel, D. E.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2006, 93 (06) : 403 - 420
  • [7] FPGA-Based Parallel Pattern Matching Algorithm for Network Intrusion Detection System
    Yu, Jing
    Yang, Bo
    Sun, Ruiyuan
    Chen, Zhenxiang
    MINES 2009: FIRST INTERNATIONAL CONFERENCE ON MULTIMEDIA INFORMATION NETWORKING AND SECURITY, VOL 2, PROCEEDINGS, 2009, : 458 - 461
  • [8] Energy-Efficient CPU plus FPGA-Based CNN Architecture for Intrusion Detection Systems
    Maciel, Lucas A.
    Souza, Matheus A.
    Freitas, Henrique C.
    IEEE CONSUMER ELECTRONICS MAGAZINE, 2024, 13 (04) : 65 - 72
  • [9] The Design of FPGA-Based Real Time Intrusion Detection NIC
    Cheng, Bingyuan
    Qiu, Kaijin
    Yang, Zuyong
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS II, PTS 1-3, 2011, 58-60 : 2585 - 2591
  • [10] FPGA-based hardware implementation for network intrusion detection system rule matching module
    El-Nasr, Mohamad Abou
    Azab, Mohamed
    Rizk, Mohamed
    WSEAS Transactions on Circuits and Systems, 2006, 5 (01): : 154 - 161