We demonstrate a novel optical time division multiplexing packet-level system-synchronization and address-comparison technique, which relies on cascaded semiconductor-based optical logic gates operating at 50-Gb/s line rates. Synchronous global clock distribution is used to achieve fixed length packet-synchronization that is resistant to channel-induced timing delays, and straightforward to achieve using a single optical logic gate. Four-bit address processing is achieved using a pulse-position modulated header input to a single optical logic gate, which provides boolean XOR functionality, low latency, and stability over >1 h time periods with low switching energy <100 fJ.
机构:
Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USAUniv Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
Koch, Brian R.
Hu, Zhaoyang
论文数: 0引用数: 0
h-index: 0
机构:
Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USAUniv Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
Hu, Zhaoyang
Bowers, John E.
论文数: 0引用数: 0
h-index: 0
机构:
Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USAUniv Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
Bowers, John E.
Blumenthal, Daniel J.
论文数: 0引用数: 0
h-index: 0
机构:
Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USAUniv Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA