MR-PIPA: An Integrated Multilevel RRAM (HfOx)-Based Processing-In-Pixel Accelerator

被引:16
|
作者
Abedin, Minhaz [1 ]
Roohi, Arman [2 ]
Liehr, Maximilian [1 ]
Cady, Nathaniel [1 ]
Angizi, Shaahin [3 ]
机构
[1] SUNY Polytech Inst, Coll Nanoscale Sci & Engn, Albany, NY 12222 USA
[2] Univ Nebraska Lincoln, Sch Comp, Lincoln, NE 68588 USA
[3] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
基金
美国国家科学基金会;
关键词
Accelerator; convolutional neural network (CNN); nonvolatile memory (NVM); processing-in-pixel (PIP); resistive random access memory (RRAM); CMOS IMAGE SENSOR;
D O I
10.1109/JXCDC.2022.3210509
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work paves the way to realize a processing-in-pixel (PIP) accelerator based on a multi-level HfOx resistive random access memory (RRAM) as a flexible, energy-efficient, and high-performance solution for real-time and smart image processing at edge devices. The proposed design intrinsically implements and supports a coarse-grained convolution operation in low-bit-width neural networks (NNs) leveraging a novel compute-pixel with nonvolatile weight storage at the sensor side. Our evaluations show that such a design can remarkably reduce the power consumption of data conversion and transmission to an off-chip processor maintaining accuracy compared with the recent in-sensor computing designs. Our proposed design, namely an integrated multilevel RRAM (HfOx)-based processing-in-pixel accelerator (MR-PIPA), achieves a frame rate of 1000 and efficiency of similar to 1.89 TOp/s/W, while it substantially reduces data conversion and transmission energy by similar to 84% compared to a baseline at the cost of minor accuracy degradation.
引用
收藏
页码:59 / 67
页数:9
相关论文
共 7 条
  • [1] Work-in-Progress: A Processing-in-Pixel Accelerator based on Multi-level HfOx ReRAM
    Abedin, Minhaz
    Roohi, Arman
    Cady, Nathaniel
    Angizi, Shaahin
    2022 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE, AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES 2022), 2022, : 37 - 38
  • [2] Multilevel Resistive Switching in HfOx/TiOx/HfOx/TiOx Multilayer-based RRAM with High Reliability
    Ma, Wenjia
    Liu, Lifeng
    Wang, Yiran
    Chen, Zhe
    Chen, Bing
    Gao, Bin
    Liu, Xiaoyan
    Kang, Jinfeng
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [3] High Performance Multilevel Data Storage in TaTiN/HfOx/Pt Based RRAM Using Bipolar and Unipolar Combined Switching Mode
    Chen, Bing
    Deng, Ye Xin
    Gao, Bin
    Liu, Rui
    Ma, Long
    Huang, Peng
    Zhang, Fei Fei
    Liu, Li Feng
    Liu, Xiao Yan
    Kang, Jin Feng
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 224 - 226
  • [4] Nonlinear Weight Quantification for Mitigating Stress Induced Disturb Effect on Multilevel RRAM-Based Neural Network Accelerator
    Wu, Lindong
    Yu, Zhizhen
    Qin, Yabo
    Chen, Qingyu
    Cai, Yimao
    Huang, Ru
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 1257 - 1261
  • [5] 3D Stacked High Throughput Pixel Parallel Image Sensor with Integrated ReRAM Based Neural Accelerator
    Amir, Mohammad Faisal
    Mukhopadhyay, Saibal
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [6] FPGA-based Singles and Coincidences Processing Pipeline for integrated digital PET/MR detectors
    Gebhardt, Pierre
    Weissler, Bjoern
    Zinke, Manfred
    Kiessling, Fabian
    Marsden, Paul K.
    Schulz, Volkmar
    2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 2479 - 2482
  • [7] Digital monochrome CCD camera for robust pixel correspondant, data compression and pre-processing in an integrated PC based image processing environment
    Arshad, NM
    Harvey, DM
    Hobson, CA
    ADVANCED FOCAL PLANE ARRAYS AND ELECTRONIC CAMERAS, 1996, 2950 : 168 - 173