Integration of alternative higk-K gate dielectrics into aggressively scaled CMOS Si devices: Chemical bonding constraints at Si-dielectric interfaces

被引:0
|
作者
Lucovsky, G [1 ]
机构
[1] N Carolina State Univ, Dept Phys, Raleigh, NC 27695 USA
来源
ADVANCES IN RAPID THERMAL PROCESSING | 1999年 / 99卷 / 10期
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Optimization of performance and reliability for aggressively-scaled CMOS FETs with high capacitance dielectrics (t(ox-eq) < 2 nm) can proceed in two steps i) first scaling to t(ox-eq) -1.2-1.5 nm using stacked oxide/nitride gate dielectrics with nitrogen profiles controlled at the atomic layer level, and ii) then to t(ox-eq) < 1 by using other alternative high-K gate dielectrics such as Ta2O5, Zr(Hf)O-2-SiO2 alloys and Al2O3 in stacked structures with hyper-thin (< 0.5 nm) nitrided oxide interfaces. This paper addresses three aspects of chemical bonding that are important for the implementation of alternative gate dielectrics: i) the balance between interfacial electronic and nuclear charge, ii) mechanical constraints imposed by average interfacial bonding coordination, and iii) interfacial band offset energies, primarily between the conduction bands of Si and the gate dielectric. These bonding constraints are applied to alternative gate dielectrics including i) oxide/nitride gate stacks, ii) Ta2O5, iii) Zr(Hf)O-2-SiO2 alloys acid iv) Al2O3, each requiring hyper-thin nitrided SiO2 interfaces.
引用
收藏
页码:69 / 80
页数:12
相关论文
共 10 条
  • [1] The effects of chemical bonding and band offset constraints at Si-dielectric interfaces on the integration of alternative high-K dielectrics into aggressively-scaled CMOS Si devices
    Lucovsky, G
    Phillips, JC
    MICROELECTRONIC ENGINEERING, 1999, 48 (1-4) : 291 - 294
  • [2] Effects of chemical bonding and band offset constraints at Si-dielectric interfaces on the integration of alternative high-K dielectrics into aggressively-scaled CMOS Si devices
    Department of Physics, North Carolina State University, Raleigh, NC 27695-8202, United States
    不详
    Microelectron Eng, 1 (291-294):
  • [3] Limitations for aggressively scaled CMOS Si devices due to bond coordination constraints and reduced band offset energies at Si-high-k dielectric interfaces
    Lucovsky, G
    Phillips, JC
    APPLIED SURFACE SCIENCE, 2000, 166 (1-4) : 497 - 503
  • [4] Bonding constraint-induced defect formation at Si-dielectric interfaces and internal interfaces in dual-layer gate dielectrics
    Lucovsky, G
    Wu, Y
    Niimi, H
    Misra, V
    Phillips, JC
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (04): : 1806 - 1812
  • [5] Bonding constraints at interfaces between crystalline Si and stacked gate dielectrics
    Lucovsky, G
    Phillips, JC
    ULTRATHIN SIO2 AND HIGH-K MATERIALS FOR ULSI GATE DIELECTRICS, 1999, 567 : 201 - 206
  • [6] Minimization of mechanical and chemical strain at dielectric-semiconductor and internal dielectric interfaces in stacked gate dielectrics for advanced CMOS devices
    Lucovsky, G
    Phillips, J
    Thorpe, M
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY 2000, INTERNATIONAL CONFERENCE, 2001, 550 : 154 - 158
  • [7] Growth behavior of high k LaAlO3 films on Si by metalorganic chemical vapor deposition for alternative gate dielectric application
    Shao, QY
    Li, AD
    Cheng, JB
    Ling, HQ
    Wu, D
    Liu, ZG
    Bao, YJ
    Wang, M
    Ming, NB
    Wang, C
    Zhou, HW
    Nguyen, BY
    APPLIED SURFACE SCIENCE, 2005, 250 (1-4) : 14 - 20
  • [8] Electrical and structural properties of ternary rare-earth oxides on Si and higher mobility substrates and their integration as high-k gate dielectrics in MOSFET devices
    Lopes, J. M. J.
    Oezben, E. Durgun
    Schnee, M.
    Luptak, R.
    Nichau, A.
    Tiedemann, A.
    Yu, W.
    Zhao, Q. T.
    Besmehn, A.
    Breuer, U.
    Luysberg, M.
    St Lenk
    Schubert, J.
    Mantl, S.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 461 - 479
  • [9] Current Conduction and Dielectric Behavior of High k-Y2O3 Films Integrated with Si Using Chemical Vapor Deposition as a Gate Dielectric for Metal-Oxide-Semiconductor Devices
    A. C. Rastogi
    S. B. Desu
    Journal of Electroceramics, 2004, 13 : 121 - 127
  • [10] Current conduction and dielectric behavior of high k-Y2O3 films integrated with Si using chemical vapor deposition as a gate dielectric for metal-oxide-semiconductor devices
    Rastogi, AC
    Desu, SB
    JOURNAL OF ELECTROCERAMICS, 2004, 13 (1-3) : 121 - 127