Improved programming/erasing speed of charge-trapping flash device with tunneling layer formed by low temperature nitrogen-rich SiN/SiO2 stack

被引:6
|
作者
Chen, Chun-Yuan [1 ]
Chang-Liao, Kuei-Shu [1 ]
Ho, Ji-Jan [1 ]
Wang, Tien-Ko [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
Flash memory; Charge-trapping; Nitrogen-rich; Silicon nitride; NITRIDE; MEMORY; PERFORMANCE;
D O I
10.1016/j.sse.2012.05.071
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For better performance on charge-trapping (CT) flash device, tunneling layer stacks of nitrogen (N)-rich SiN/SiO2 and low temperature (LT) N-rich SiN/SiO2 are studied. The programming and erasing speeds of CT flash device are significantly improved by the tunneling layer stacks due to the lower conduction and valence band offsets of N-rich and LT N-rich SIN, but worse retention is observed with the lower offsets. The effects of tunneling layer stacks on devices with silicon (Si)-rich SIN trapping layer are also studied. The programming and erasing speeds can be both improved due to its smaller bandgap. When stacked tunneling layers are applied to devices with Si-rich SiN trapping layer, their programming speeds are almost the same as those of devices with single tunneling layer. Only erasing speeds are improved by tunneling layer stacks. The retention properties of CT flash devices with Si-rich SiN trapping layer are not as good as those with standard one. (C) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:22 / 27
页数:6
相关论文
共 14 条
  • [1] SiO2 tunneling and Si3N4/HfO2 trapping layers formed with low temperature processes on gate-all-around junctionless charge-trapping flash memory devices
    Fang, Hsin-Kai
    Chang-Liao, Kuei-Shu
    Cheng, Chia-Hsin
    Lin, Po-Yao
    Huang, Wen-Hsien
    Shen, Chang-Hong
    Shieh, Jia-Min
    MICROELECTRONICS RELIABILITY, 2018, 91 : 319 - 322
  • [2] Improved performance by using TaON/SiO2 as dual tunnel layer in Charge-Trapping nonvolatile memory
    Chen, J. X.
    Xu, J. P.
    Liu, L.
    Huang, X. D.
    Lai, P. T.
    MICROELECTRONICS RELIABILITY, 2014, 54 (02) : 393 - 396
  • [3] Reliability Study of MANOS with and without a SiO2 Buffer Layer and BE-MANOS Charge-Trapping NAND Flash Devices
    Liao, Chien-Wei
    Lai, Sheng-Chih
    Lue, Hang-Ting
    Yang, Ming-Jui
    Shen, Chin-Yen
    Lue, Yi-Hsien
    Huang, Yu-Fong
    Hsieh, Jung-Yu
    Wang, Szu-Yu
    Luo, Guang-Li
    Chien, Chao-Hsin
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    PROCEEDINGS OF TECHNICAL PROGRAM: 2009 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS, 2009, : 152 - +
  • [4] Improved charge trapping flash device with Al2O3 /HfSiO stack as blocking layer
    郑志威
    霍宗亮
    朱晨昕
    许中广
    刘璟
    刘明
    Chinese Physics B, 2011, 20 (10) : 476 - 479
  • [5] Improved charge trapping flash device with Al2O3/HfSiO stack as blocking layer
    Zheng Zhi-Wei
    Huo Zong-Liang
    Zhu Chen-Xin
    Xu Zhong-Guang
    Liu Jing
    Liu Ming
    CHINESE PHYSICS B, 2011, 20 (10)
  • [6] Charge-trapping device structure of SiO2/SiN/high-k dielectric Al2O3 for high-density flash memory -: art. no. 152908
    Lee, CH
    Hur, SH
    Shin, YC
    Choi, JH
    Park, DG
    Kim, K
    APPLIED PHYSICS LETTERS, 2005, 86 (15) : 1 - 3
  • [7] Improved Erasing Speed in Junctionless Flash Memory Device by HfO2/Si3N4 Stacked Trapping Layer
    Chen, Chun-Yuan
    Chang-Liao, Kuei-Shu
    Wu, Kuen-Te
    Wang, Tien-Ko
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (08) : 993 - 995
  • [8] Improved speed and data retention characteristics in flash memory using a stacked HfO2/Ta2O5 charge-trapping layer
    Zheng, Zhiwei
    Huo, Zongliang
    Zhang, Manhong
    Zhu, Chenxin
    Liu, Jing
    Liu, Ming
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (10)
  • [9] Mo-Doped La2O3 as Charge-Trapping Layer for Improved Low-Voltage Flash-Memory Performance
    Tao, Q. B.
    Lai, P. T.
    ECS SOLID STATE LETTERS, 2013, 2 (11) : Q87 - Q89
  • [10] Fast erasing and highly reliable MONOS type memory with HfO2 high-k trapping layer and Si3N4/SiO2 tunneling stack
    Wang, Y. Q.
    Gao, D. Y.
    Hwang, W. S.
    Shen, C.
    Zhang, G.
    Sarnudra, G.
    Yeo, Y. -C.
    Yoo, W. J.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 716 - +