Modeling of Triple-Well Isolation and the Loading Effects On Circuits up to 50 GHz

被引:5
|
作者
Park, Pijae [1 ]
Yue, C. Patrick [1 ]
机构
[1] Univ Calif Santa Barbara, High Speed Silicon Lab, Santa Barbara, CA 93106 USA
关键词
Triple-well model; Substrate noise isolation; Triple-well bias;
D O I
10.1109/CICC.2008.4672062
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the noise isolation characteristics and substrate loading effects of NMOS devices in triple-well (TW) at frequencies up to 50 GHz. The importance of the series resistance in well bias path is investigated. Our study reveals that using large well bias resistors, which create a high substrate impedance, are beneficial to circuit performance in both saturation and triode bias regimes. However, small bias resistances are advantageous for better substrate noise isolation. By using test circuits designed in a 0.13-mu m CMOS technology, a compact model for TW substrate impedance is developed to facilitate quantitative analyses. The dependence of TW isolation effectiveness on the bias resistance, well capacitance, and noise frequency are evaluated. To measure the impact of TW on circuit performances, the output impedance of a saturation-mode device and the insertion loss (IL) between source and drain of a triode-mode device are examined under different biasing conditions.
引用
收藏
页码:217 / 220
页数:4
相关论文
共 32 条
  • [1] Substrate-well Modeling for DSM triple-well CMOS digital circuits with Adjustable VT
    Ionita, R
    Vladimirescu, A
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 274 - 277
  • [2] Unexpected Latch-Up Through CMOS Triple-Well Structures
    Stockinger, Michael
    Secareanu, Radu
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2015, 15 (03) : 272 - 279
  • [3] Analysis of parasitic effects in triple-well CMOS SPDT switch
    Sun, Pinping
    Liu, Peng
    ELECTRONICS LETTERS, 2013, 49 (11) : 706 - 707
  • [4] Optimal well design for triple-well CMOS digital circuits with back-biasing VT control
    Ionita, R
    Vladimirescu, A
    2005 SPANISH CONFERENCE ON ELECTRON DEVICES, PROCEEDINGS, 2005, : 389 - 392
  • [5] Silicon technologies and circuits for analogue and digital applications up to 50 GHz
    Treitinger, L
    1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, : 89 - 90
  • [6] Silicon technologies and circuits for analogue and digital applications up to 50 GHz
    Treitinger, Ludwig
    Conference Proceedings of the International Symposium on Signals, Systems and Electronics, 1998, : 89 - 90
  • [7] ESD and Latch-up failures through triple-well in a 65nm CMOS technology
    Alvarez, David
    Hartung, Wolfgang
    Bhandari, Rajinder
    2018 40TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2018,
  • [8] Substrate Noise Isolation Improvement by Helium-3 Ion Irradiation Technique in a Triple-well CMOS Process
    Li, Ning
    Inoue, Takeshi
    Hirano, Takuichi
    Pang, Jian
    Wu, Rui
    Okada, Kenichi
    Sakane, Hitoshi
    Matsuzawa, Akira
    ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 254 - 257
  • [9] Effects of non-Gaussian noise on logical stochastic resonance in a triple-well potential system
    Zhang, Huiqing
    Yang, Tingting
    Xu, Wei
    Xu, Yong
    NONLINEAR DYNAMICS, 2014, 76 (01) : 649 - 656
  • [10] The dynamics of triple-well trapped Bose-Einstein condensates with atoms feeding and loss effects
    Mu Ai-Xia
    Zhou Xiao-Yan
    Xue Ju-Kui
    CHINESE PHYSICS B, 2008, 17 (03) : 764 - 770