Design of IIR Digital Lattice Filter Structure using Hierarchical Folding

被引:0
|
作者
Lende, Puja [1 ]
机构
[1] YC Coll Engn, Nagpur, Maharashtra, India
关键词
Folding; hierarchical folding; retiming; iterative data flow graphs (DFGs); ARCHITECTURES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By using folding transformation we can determine the control circuits in digital signal processing (DSP) architectures where multiple algorithm operations are time multiplexed or folded to a single functional unit. In this paper we are focusing on reduced area, less power consumption and increased the speed of the circuit. In DSP architecture it is important to minimize silicon area so we apply folding on digital filters. The hierarchical folding transformation performs folding or synthesis only on one substructure and then completes the folding process by changing the number of switching instances and delays in the folded structure. Analytical and experimental results shows that it reduces the area and increase run time in folded architecture and hierarchical folding than original structure.
引用
收藏
页码:1611 / 1614
页数:4
相关论文
共 50 条
  • [1] A Novel Discrete Coefficient IIR Digital Filter Design Based on a Lattice Structure
    Xu, Hong
    Huang, Chaogeng
    Ye, Feng
    Hong, Tao
    PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 743 - +
  • [2] Design and optimization of IIR filter structure using hierarchical genetic algorithms
    Tang, KS
    Man, KF
    Kwong, S
    Liu, ZF
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1998, 45 (03) : 481 - 487
  • [3] Design of IIR digital filter
    Zhou, Yaohui
    Wang, Yunbo
    Zhu, Weixin
    Zhang, Yuzhong
    Wu, Huanzhou
    Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2010, 30 (09): : 129 - 131
  • [4] Design of IIR Digital Filter
    He, Ping
    Chang, HongLi
    Gao, Han
    Wang, ZiYi
    PROCEEDINGS OF 2017 6TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2017), 2017, : 506 - 507
  • [5] Minimax IIR digital filter design using SOCP
    Jiang, Aimin
    Kwan, Hon Keung
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2454 - 2457
  • [6] Design of Digital IIR Filter using Particle Swarm Optimization
    Serbet, F.
    Kaya, T.
    Ozdemir, M. T.
    2017 40TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2017, : 202 - 204
  • [7] Digital IIR filter design using differential evolution algorithm
    Karaboga, N
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2005, 2005 (08) : 1269 - 1276
  • [8] Digital IIR filter design using adaptive simulated annealing
    Chen, S
    Istepanian, R
    Luk, BL
    DIGITAL SIGNAL PROCESSING, 2001, 11 (03) : 241 - 251
  • [9] Digital IIR filter design using particle swarm optimisation
    Chen, Sheng
    Luk, Bing L.
    INTERNATIONAL JOURNAL OF MODELLING IDENTIFICATION AND CONTROL, 2010, 9 (04) : 327 - 335
  • [10] Fuzzy based design of digital IIR filter using ETLBO
    Singh, Damanpreet
    Dhillon, Jaspreet Singh
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (05) : 4042 - 4062