A 0.2-V 10-bit 5-kHz SAR ADC with Dynamic Bulk Biasing and Ultra-Low-Supply-Voltage Comparator

被引:0
|
作者
Petrie, Alexander [1 ]
Kinnison, Whitney [1 ]
Song, Yixin [1 ]
Layton, Kent [2 ]
Chiang, Shiuh-hua Wood [1 ]
机构
[1] Brigham Young Univ, Elect & Comp Engn, Provo, UT 84602 USA
[2] ON Semicond, Lindon, UT USA
来源
2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | 2020年
关键词
ADC; SAR; variations; ultra low supply; comparator; low power; subthrehold operation; SYSTEM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 10-bit 5-kHz SAR ADC under an ultra-low-supply-voltage of 0.2 V for low-power applications. To tolerate the severe variations in the subthreshold regime, a novel dynamic bulk biasing circuit senses the NMOS/PMOS strength ratio in the background and applies feedback to recover the circuit functionality. A new comparator relaxes the stringent speed-noise trade-off under the 0.2-V supply. Employing ac-coupling, stacked input pairs, and voltage-boosted load capacitors, the comparator achieves more than threefold improvement in speed with little noise penalty. The measured ADC consumes 22 nW and exhibits an SNDR of 52.8 dB at Nyquist, yielding an FoM of 12.3 fJ/conv.-step. Measurements of multiple chips show the proposed dynamic bulk biasing successfully improves the yield by nearly twofold in the presence of supply variations.
引用
收藏
页数:4
相关论文
共 7 条
  • [1] A 0.2-V 10-Bit 5-kHz SAR ADC With Dynamic Bulk Biasing and Ultra-Low-Supply-Voltage Comparator
    Petrie, Alexander
    Song, Yixin
    Kinnison, Whitney
    Qu, Yong
    Layton, Kent
    Chiang, Shiuh-Hua Wood
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (07) : 2722 - 2733
  • [2] A 10-bit 40 MS/s SAR ADC with a low-noise low-offset dynamic comparator and a high-linearity sampling switch
    Wang, Yulei
    Zheng, Dandan
    Jiang, Xiubin
    Huang, Kai
    IEICE ELECTRONICS EXPRESS, 2024, 21 (12): : 6 - 6
  • [3] A 10-bit 40 MS/s SAR ADC With a Low-Noise Low-Offset Dynamic Comparator and a High-Linearity Sampling Switch
    Wang, Yulei
    Zheng, Dandan
    Jiang, Xiubin
    Huang, Kai
    IEICE ELECTRONICS EXPRESS, 2024,
  • [4] A 2.8 fJ/conversion-step 10-bit 500 kS/s SAR ADC with low-power switching scheme and dynamic comparator
    Huang, Linlin
    Wu, Jianhui
    IEICE ELECTRONICS EXPRESS, 2025, 22 (01):
  • [5] A Linearity Improved 10-bit 120-MS/s 1.5 mW SAR ADC with High-Speed and Low-Noise Dynamic Comparator Technique
    Xu, Daiguo
    Jiang, Hequan
    Fu, Dongbin
    Yu, Xiaoquan
    Xu, Shiliu
    Yuan, Jun
    Hu, Rongbin
    Zhu, Can
    Wang, Jianan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (06)
  • [6] A 16-bit, ±10-V Input Range SAR ADC with a 5-V Supply Voltage and Mixed-Signal Nonlinearity Calibration
    LUO Hongrui
    ZHAO Xianlong
    JIAO Zihao
    ZHANG Jie
    WANG Xiaofei
    ZHANG Ruizhi
    ZHANG Hong
    ChineseJournalofElectronics, 2022, 31 (04) : 690 - 697
  • [7] A 16-bit, ±10-V Input Range SAR ADC with a 5-V Supply Voltage and Mixed-Signal Nonlinearity Calibration
    Luo, Hongrui
    Zhao, Xianlong
    Jiao, Zihao
    Zhang, Jie
    Wang, Xiaofei
    Zhang, Ruizhi
    Zhang, Hong
    CHINESE JOURNAL OF ELECTRONICS, 2022, 31 (04) : 690 - 697