Implementation of VLSI on Signal Processing-Based Digital Architecture Using AES Algorithm

被引:1
|
作者
Marimuthu, Mohanapriya [1 ]
Rajendran, Santhosh [2 ]
Radhakrishnan, Reshma [2 ]
Rengarajan, Kalpana [3 ]
Khurram, Shahzada [4 ]
Ahmad, Shafiq [5 ]
Sayed, Abdelaty Edrees [5 ]
Shafiq, Muhammad [6 ]
机构
[1] Coimbatore Inst Technol, Dept CSE, Coimbatore 641014, India
[2] Karpagam Acad Higher Educ, Dept CSE, Coimbatore 641021, India
[3] Veltech Multitech Dr Rangarajan Dr Sakunthala Engn, Dept Elect & Commun Engn, Chennai 600062, India
[4] Islamia Univ Bahawalpur, Fac Comp, Bahawalpur 63100, Pakistan
[5] King Saud Univ, Coll Engn, Ind Engn Dept, POB 800, Riyadh 11421, Saudi Arabia
[6] Yeungnam Univ, Dept Informat & Commun Engn, Gyongsan 38541, South Korea
来源
CMC-COMPUTERS MATERIALS & CONTINUA | 2023年 / 74卷 / 03期
关键词
VLSI; AES; discrete wavelet transformation; signal processing; DESIGN;
D O I
10.32604/cmc.2023.033020
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Continuous improvements in very-large-scale integration (VLSI) technology and design software have significantly broadened the scope of digital signal processing (DSP) applications. The use of application-specific integrated circuits (ASICs) and programmable digital signal processors for many DSP applications have changed, even though new system implemen-tations based on reconfigurable computing are becoming more complex. Adaptable platforms that combine hardware and software programmability efficiency are rapidly maturing with discrete wavelet transformation (DWT) and sophisticated computerized design techniques, which are much needed in today's modern world. New research and commercial efforts to sustain power optimization, cost savings, and improved runtime effectiveness have been initiated as initial reconfigurable technologies have emerged. Hence, in this paper, it is proposed that the DWT method can be implemented on a field -programmable gate array in a digital architecture (FPGA-DA). We examined the effects of quantization on DWT performance in classification problems to demonstrate its reliability concerning fixed-point math implementations. The Advanced Encryption Standard (AES) algorithm for DWT learning used in this architecture is less responsive to resampling errors than the previously proposed solution in the literature using the artificial neural networks (ANN) method. By reducing hardware area by 57%, the proposed system has a higher throughput rate of 88.72%, reliability analysis of 95.5% compared to the other standard methods.
引用
收藏
页码:4729 / 4745
页数:17
相关论文
共 50 条
  • [1] A new VLSI implementation of the AES algorithm
    Deng, L
    Chen, HY
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1500 - 1504
  • [2] A NOVEL MODULAR ARCHITECTURE FOR VLSI DIGITAL SIGNAL-PROCESSING CHIP
    SHARRIF, ZAM
    OTHMAN, M
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 547 - 552
  • [3] FPGA implementation of video processing-based algorithm for object tracking
    Popescu, Dan
    PǍtârniche, Dinu
    UPB Scientific Bulletin, Series C: Electrical Engineering, 2010, 72 (03): : 121 - 130
  • [4] FPGA IMPLEMENTATION OF VIDEO PROCESSING-BASED ALGORITHM FOR OBJECT TRACKING
    Popescu, Dan
    Patarniche, Dinu
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2010, 72 (03): : 121 - 130
  • [5] VLSI SYSTOLIC ARRAY FOR SRIF DIGITAL SIGNAL-PROCESSING ALGORITHM
    IWAMI, K
    TANAKA, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (09) : 1475 - 1483
  • [6] VLSI architecture JDF the reconfigurable computing engine for digital signal processing applications
    Chen, LF
    Lai, YK
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 937 - 940
  • [7] Pulse based signal processing: VLSI implementation of a Palmo filter
    Papathanasiou, K
    Hamilton, A
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 270 - 273
  • [8] Implementation of Pipelined Hardware Architecture for AES Algorithm using FPGA
    Kumar, J. Senthil
    Mahalakshmi, C.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 260 - 264
  • [9] CORDIC- Based VLSI architectures for digital signal processing
    Hu, Yu Hen
    IEEE SIGNAL PROCESSING MAGAZINE, 1992, 9 (03) : 16 - 35
  • [10] DIGITAL WATERMARKING FOR IMAGE USING FELICS ALGORITHM IN VLSI IMPLEMENTATION
    Priyadharshini, J.
    Sabeenian, R. S.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,