RF and linearity parameters analysis of 20 nm gate-all-around gate-stacked junction-less accumulation mode MOSFET for low power circuit applications

被引:1
|
作者
Kumar, Jitender [1 ]
Mahajan, Aparna N. [1 ]
Deswal, S. S. [2 ]
Saxena, Amit [3 ]
Gupta, R. S. [3 ]
机构
[1] Maharaja Agrasen Univ, Dept Elect & Commun Engn, Baddi 174103, Himachal Prades, India
[2] Maharaja Agrasen Inst Technol, Dept Elect & Elect Engn, Delhi 110086, India
[3] Maharaja Agrasen Inst Technol, Dept Elect & Commun Engn, Delhi 110086, India
来源
MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS | 2024年 / 30卷 / 06期
关键词
PERFORMANCE; CHANNEL;
D O I
10.1007/s00542-023-05590-y
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For low-power circuit applications, the performance of the circuit is significantly influenced by the MOSFET's analog/RF and non-linearity properties. Gate-all-around junction-less accumulation mode MOSFETs (JAM) are now the perfect choice for low-power circuit applications. In the present work, the gate-stack engineering method is used for gate-all-around junction-less accumulation mode MOSFET (GSJAM) to improve the analog/RF characteristics. The analog/RF and linearity parameter analyses are numerically performed for a 20 nm channel length gate-all-around gate-stacked junction-less MOSFET using an ATLAS 3D device simulator. The comparative analysis of these analog/RF and linearity parameters is also done. The gate stack engineering shows significant improvements in analog/RF parameters, i.e., trans-conductance (gm), output resistance (Rout), early voltage (Vea), intrinsic gain (AV), trans-conductance frequency product (TFP), gain frequency product (GFP), trans-conductance generation factor (TGF), gain bandwidth product (GBWP), gain trans-conductance frequency product (GTFP), and cut-off frequency (fT). The results of the simulation investigation show that when GSJM is compared to JAM MOSFET, the values of gm, Rout, Vea, and TGF are all 26.37%, 2.24 times, 22.38%, and 20.78% higher, respectively. Also, the gate-stack junction-less MOSFET improves the linearity parameters, i.e., 2nd -order trans-conductance (gm2), 3rd -order trans-conductance (gm3), VIP2, VIP3, IIP3, IMD3, and 1-dBCP. When comparing GSJAM to JAM MOSFET, the values of VIP2 are 81.63% higher, VIP3 is 1.77 times higher, IIP3 is 6.72 times higher, and 1-dBCP is twice as high. Further, for analog/RF applications, a 20 nm CMOS common-source voltage amplifier circuit using gate-stake junction-less MOSFET has also been designed for a 20 mV and 1 GHz sinusoidal input signal.
引用
收藏
页码:673 / 685
页数:13
相关论文
共 17 条
  • [1] Extraction of non-quasi-static model parameters for cylindrical gate-stacked junction-less accumulation mode MOSFET and its implementation as RF filters for circuit applications
    Kumar, Jitender
    Mahajan, Aparna N.
    Deswal, S. S.
    Saxena, Amit
    Gupta, R. S.
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2023, 29 (10): : 1431 - 1442
  • [2] Extraction of non-quasi-static model parameters for cylindrical gate-stacked junction-less accumulation mode MOSFET and its implementation as RF filters for circuit applications
    Jitender Kumar
    Aparna N. Mahajan
    S. S. Deswal
    Amit Saxena
    R. S. Gupta
    Microsystem Technologies, 2023, 29 : 1431 - 1442
  • [3] RF and Linearity Parameter Analysis of Junction-less Gate All Around (JLGAA) MOSFETs and their dependence on Gate Work Function
    Pratikhya Raut
    Umakanta Nanda
    Silicon, 2022, 14 : 5427 - 5435
  • [4] RF and Linearity Parameter Analysis of Junction-less Gate All Around (JLGAA) MOSFETs and their dependence on Gate Work Function
    Raut, Pratikhya
    Nanda, Umakanta
    SILICON, 2022, 14 (10) : 5427 - 5435
  • [5] Reliability analysis of Junction-less Double Gate (JLDG) MOSFET for analog/RF circuits for high linearity applications
    Abhinav
    Rai, Sanjeev
    MICROELECTRONICS JOURNAL, 2017, 64 : 60 - 68
  • [6] III-V Junctionless Gate-All-Around Nanowire MOSFETs for High Linearity Low Power Applications
    Song, Yi
    Zhang, Chen
    Dowdy, Ryan
    Chabak, Kelson
    Mohseni, Parsian K.
    Choi, Wonsik
    Li, Xiuling
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) : 324 - 326
  • [7] Speed Optimization of Vertically Stacked Gate-All-Around MOSFETs with Inner Spacers for Low Power and Ultra-Low Power Applications
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 231 - 234
  • [8] Analytical surface potential modeling and simulation of junction-less double gate (JLDG) MOSFET for ultra low-power analog/RF circuits
    Roy, Nirmal Ch.
    Gupta, Abhinav
    Rai, Sanjeev
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 916 - 922
  • [9] Performance Investigation of a Dielectric Stacked Triple Material Cylindrical Gate All Around MOSFET (DSTMCGAA) for Low Power Applications
    Gupta, Neeraj
    Gupta, Rashmi
    Gupta, S. B.
    Yadav, Rekha
    Kumar, Prashant
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (01)
  • [10] Gate-All-Around GaN Nanowire FET as a Potential Transistor at 5 nm Technology for Low-Power Low-Voltage Applications
    Thakur, Rajiv Ranjan
    Chaturvedi, Nidhi
    NANO, 2021, 16 (08)