TAM: A Computing in Memory based on Tandem Array within STT-MRAM for Energy-Efficient Analog MAC Operation

被引:0
|
作者
Wang, Jinkai [1 ,2 ]
Gu, Zhengkun [1 ]
Wang, Hongyu [1 ]
Hao, Zuolei [1 ]
Zhang, Bojun [1 ]
Zhao, Weisheng [1 ,3 ]
Zhang, Yue [1 ,3 ]
机构
[1] Beihang Univ, Fert Beijing Inst, Sch Integrated Circuit Sci & Engn, MIIT Key Lab Spintron, Beijing 100191, Peoples R China
[2] Beihang Univ, Sch Comp Sci & Engn, State Key Lab Software Dev Environm, Beijing 100191, Peoples R China
[3] Beihang Univ, Hefei Innovat Res Inst, Nanoelect Sci & Technol Ctr, Hefei 230012, Peoples R China
基金
中国国家自然科学基金;
关键词
Computing in memory; tandem array; analog MAC; resistance summation; STT-MRAM; SRAM; DESIGN; MODEL;
D O I
10.23919/DATE56975.2023.10137323
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Computing in memory (CIM) has been demonstrated promising for energy efficient computing. However, the dramatic growth of the data scale in neural network processors has aroused a demand for CIM architecture of higher bit density, for which the spin transfer torque magnetic RAM (STT-MRAM) with high bit density and performance arises as an up-and-coming candidate solution. In this work, we propose an analog CIM scheme based on tandem array within STT-MRAM (TAM) to further improve energy efficiency while achieving high bit density. First, the resistance summation based analog MAC operation minimizes the effect of low tunnel magnetoresistance (TMR) by the serial magnetic tunnel junctions (MTJs) structure in the proposed tandem array with smaller area overhead. Moreover, a read scheme of resistive-to-binary is designed to achieve the MAC results accurately and reliably. Besides, the data-dependent error caused by MTJs in series has been eliminated with a proposed dynamic selection circuit. Simulation results of a 2Kb TAM architecture show 113.2 TOPS/W and 63.7 TOPS/W for 4-bit and 8-bit input/weight precision, respectively, and reduction by 39.3% for bit-cell area compared with existing array of MTJs in series.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] STT-MRAM Technology For Energy-Efficient Cryogenic Memory Applications
    Garzon, Esteban
    Yavits, Leonid
    Teman, Adam
    Lanuzza, Marco
    2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 186 - 189
  • [2] Design of High-RA STT-MRAM for Future Energy-Efficient In-Memory Computing
    Hong, Ming-Chun
    Su, Yi-Hui
    Chen, Guan-Long
    Hsin, Yu-Chen
    Chang, Yao-Jen
    Chen, Kuan-Ming
    Yang, Shan-Yi
    Wang, I-Jung
    Rahaman, S. K. Ziaur
    Lee, Hsin-Han
    Wei, Jeng-Hua
    Sheu, Shyh-Shyuan
    Lo, Wei-Chung
    Chang, Shih-Chieh
    Hou, Tuo-Hung
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [3] STT-MRAM for Energy-efficient Mobile Computing and Connectivity: System-on-Chip Perspectives
    Kang, Seung H.
    2013 THIRD BERKELEY SYMPOSIUM ON ENERGY EFFICIENT ELECTRONIC SYSTEMS (E3S), 2013,
  • [4] Design of an Area-Efficient Computing in Memory Platform Based on STT-MRAM
    Wang, Chao
    Wang, Zhaohao
    Wang, Gefei
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2021, 57 (02)
  • [5] A Disturbance-Free Energy-Efficient STT-MRAM Based on Complementary Polarizers
    Qu, Lianhua
    Zhao, Zhenyu
    Wang, Yao
    Tang, Haoyue
    Li, Huan
    Deng, Quan
    Li, Peng
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (10) : 1288 - 1291
  • [6] An Energy-Efficient Hybrid Tunnel FET based STT-MRAM Memory Cell Design at Low VDD
    Yamani, Sudha Vani
    Rani, N. Usha
    Vaddi, Ramesh
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (03) : 537 - 551
  • [7] Exploiting TFET-based technology for energy-efficient STT-MRAM cells
    Perez, Santiago S.
    Bedoya, Alessandro
    Miguel Procel, Luis
    Taco, Ramiro
    INTERNATIONAL JOURNAL OF APPLIED ELECTROMAGNETICS AND MECHANICS, 2023, 73 (01) : 15 - 24
  • [8] Design of an area and energy-efficient last-level cache memory using STT-MRAM
    Saha, Rajesh
    Pundir, Yogendra Pratap
    Pal, Pankaj Kumar
    JOURNAL OF MAGNETISM AND MAGNETIC MATERIALS, 2021, 529
  • [9] Relaxing non-volatility for energy-efficient DMTJ based cryogenic STT-MRAM
    Garzon, Esteban
    De Rose, Raffaele
    Crupi, Felice
    Trojman, Lionel
    Teman, Adam
    Lanuzza, Marco
    SOLID-STATE ELECTRONICS, 2021, 184
  • [10] An STT-MRAM Based in Memory Architecture for Low Power Integral Computing
    Zhao, Yinglin
    Ouyang, Peng
    Kang, Wang
    Yin, Shouyi
    Zhang, Youguang
    Wei, Shaojun
    Zhao, Weisheng
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (04) : 617 - 623