Design of a high-performance advanced phase locked loop with high stability external loop filter

被引:2
|
作者
Kasilingam, Kalpana [1 ]
Balaiyah, Paulchamy [1 ]
Nuagah, Stephen Jeswinde [2 ]
Shukla, Piyush Kumar [3 ]
机构
[1] Hindusthan Inst Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Tamale Tech Univ, Dept Elect Engn, Tamale, Ghana
[3] Rajiv Gandhi Technol Univ Madhya Pradesh, Univ Inst Technol, Dept Comp Sci & Engn, Bhopal, Madhya Pradesh, India
关键词
advanced phase locked loop (ADPLL); dynamic logic multiband flexible divider; feed-forward ring voltage-controlled oscillator (FRVCO); jitter; phase noise; phase-frequency detector (PFD); prescaler; CHARGE PUMP;
D O I
10.1049/cds2.12130
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For this task, an improved phase locked loop (PLL) was developed using a more sophisticated phase-frequency detector with multiband flexible dividers that provide enhanced frequency resolution, a better spectrum, and a better output signal. Great timing jitter was the problem for the old PLL designs because of the unbalanced frequency transfer function caused by the voltage-controlled oscillator and noise introduced by increases in supply voltage. A new design was suggested for the phase-frequency detector (PFD) such that PLL lock times are reduced while maintaining a low level of phase jitter. This way, they used fewer transistors, used less power, and had lower propagation holdup and smaller size compared to static PFDs. Additionally, forward ring voltage-controlled oscillator may improve the resolution of frequency and phase variation errors owing to supply noise by balancing driving force ratios in the feed-forward and feedback paths. Additionally, there is a dynamic sense flexible divider with several bands for separating special divisions (divide-by-47 and divide-by-48) that lacks a few extra flip-flops which save considerable power and improves the frequency difficulties of the multi-band divider. The advanced phase locked loop (ADPLL) has integrated phase and frequency errors, where the ADPLL excels. The supply noise is decreased by three reference clock cycles and the effect is that the measurement of jitter is better. Advanced Phase Locked Loop oscillates at frequencies ranging from 500 MHz to 4 GHz. A root mean square jitter of 1.29 ps is observed at 1 GHz. Our PLL is rated at 92.1-mu W, with power used at 0.31 mW/GHz. The aim of this article is to design a 180 mm CMOS-based PLL circuit with a 400 MHz clock and a 0.65 V supply at a fast, dynamic phase frequency detector for resolution and stability.
引用
收藏
页码:1 / 12
页数:12
相关论文
共 50 条
  • [1] Design of a CMOS Charge Pump for high-performance phase-locked loop
    Xuan Xiangguang
    Ran Feng
    Xu Meihua
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 403 - +
  • [2] A novel method for, high-performance phase-locked loop
    Woo, YS
    Jang, YM
    Sung, MY
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) : 53 - 63
  • [3] A Phase-locked Loop Design with External Aiding Based on Kalman Filter
    Zhao, Sihao
    Lu, Mingquan
    Feng, Zhenming
    PROCEEDINGS OF THE 22ND INTERNATIONAL TECHNICAL MEETING OF THE SATELLITE DIVISION OF THE INSTITUTE OF NAVIGATION (ION GNSS 2009), 2009, : 3096 - 3100
  • [4] HIGH-PERFORMANCE DC MOTOR DRIVE WITH PHASE-LOCKED LOOP REGULATION
    PRASAD, ESN
    DUBEY, GK
    PRABHU, SS
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1985, 21 (01) : 192 - 201
  • [5] Memristor-Based Loop Filter Design for Phase Locked Loop
    Adesina, Naheem Olakunle
    Srivastava, Ashok
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2019, 9 (03)
  • [6] Design scheme for an all-digital phase locked loop with a high performance
    Qu B.
    Cheng T.
    Yu D.
    Li Z.
    Zhou W.
    Li S.
    Liu L.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2019, 46 (01): : 112 - 116
  • [7] High Performance All Digital Phase Locked Loop Mathematics Modeling And Design
    Li, Jiancheng
    Xu, Tao
    Zhuang, Zhaowen
    Guan, Yongfeng
    2008 INTERNATIONAL CONFERENCE ON INFORMATION AND AUTOMATION, VOLS 1-4, 2008, : 1395 - 1399
  • [8] Chaotic dynamics of an optical phase locked loop having loop filter with high frequency gain
    Dandapathak, M.
    Sarkar, B. C.
    OPTIK, 2015, 126 (24): : 5836 - 5841
  • [9] UNIFIED LOOP FILTER FOR HIGH-PERFORMANCE VIDEO CODING
    Liu, Yu
    Huo, Yan
    2010 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME 2010), 2010, : 1271 - 1276
  • [10] Design and performance study of phase-locked loop using fractional-order loop filter
    Tripathy, Madhab Chandra
    Mondal, Debasmita
    Biswas, Karabi
    Sen, Siddhartha
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (06) : 776 - 792