Realization and Optimization of Combinational Circuits Using Simulated Annealing and Partitioning Approach

被引:0
|
作者
Pavitra, Y. J. [1 ]
Jamuna, S. [2 ]
Manikandan, J. [1 ]
机构
[1] PES Univ, Dept Elect & Commun Engn, Bengaluru 560085, India
[2] Dayananda Sagar Coll Engn, Dept Elect & Commun Engn, Bengaluru 560078, India
关键词
Benchmark circuits; combinational logic circuit; metaheuristic; optimization; partitioning; simulated annealing;
D O I
10.1080/03772063.2023.2215204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Combinational logic circuits (CLCs) are basic building blocks of a system and optimization of these circuits in terms of reduced gates, transistors, or levels will lead to reduced area on chip, reduced power, and improved speed. Simulated annealing (SA) is a thermo-inspired metaheuristic used for solving various engineering and non-engineering problems. SA is also used for the realization and optimization of CLCs. Circuits with a large number of inputs and outputs require more generations for realization. Realization of the optimal circuit with fewer generations is desired as realization time increases with increase in the number of generations. In this paper, an attempt is made to realize circuits using population-based SA with fewer generations. SA with partitioning approach is proposed in this paper for circuits that could not be realized with fewer preset generations. To evaluate the performance of the proposed work, benchmark circuits from LGSynth'91 are considered, and it is observed that the success rate improved and realization time reduced with the proposed partitioning approach. During the evaluation, it is also observed that the gate count was reduced by 2.5-77.39% and the transistor count was reduced by 7.69-95.53% on using proposed work with fewer generations over circuits reported in the literature.
引用
收藏
页码:4137 / 4148
页数:12
相关论文
共 50 条
  • [1] Multiobjective simulated annealing for design of combinational logic circuits
    He, Guoliang
    Li, Yuanxiang
    Wang, Xuan
    Zhang, Wei
    Dai, Zhifeng
    WCICA 2006: SIXTH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION, VOLS 1-12, CONFERENCE PROCEEDINGS, 2006, : 3481 - +
  • [2] Minimization of area and power of OMOS combinational circuits using a modified simulated annealing technique
    Yuan, F
    Aniebi, S
    WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XVII, PROCEEDINGS: CYBERNETICS AND INFORMATICS: CONCEPTS AND APPLICATIONS (PT II), 2001, : 499 - 504
  • [3] Arbitrary Error Detection in Combinational Circuits by using Partitioning
    Keren, Osnat
    Levin, Ilya
    Ostrovsky, Vladimir
    Abramov, Beni
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 361 - +
  • [4] Optimization of integrated circuits by means of simulated annealing
    Olensek, Jernej
    Puhan, Janez
    Burmen, Arpad
    Tomazic, Saso
    Tuma, Tadej
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2006, 36 (02): : 79 - 84
  • [5] Using simulated annealing to generate input pairs to measure the maximum power dissipation in combinational CMOS circuits
    Pawlovsky, Alberto Palacios
    IEICE ELECTRONICS EXPRESS, 2005, 2 (04): : 115 - 120
  • [6] On-chip evolution of combinational logic circuits using an improved genetic-simulated annealing algorithm
    Shang, Qianyi
    Chen, Lijun
    Peng, Peng
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2020, 32 (23):
  • [7] Constrained global optimization by constraint partitioning and simulated annealing
    Wah, Benjamin W.
    Chen, Yixin
    Wan, Andrew
    ICTAI-2006: EIGHTEENTH INTERNATIONAL CONFERENCE ON TOOLS WITH ARTIFICIAL INTELLIGENCE, PROCEEDINGS, 2006, : 265 - +
  • [8] Simulated annealing optimization for two-mode partitioning
    Trejos, J
    Castillo, W
    CLASSIFICATION AND INFORMATION PROCESSING AT THE TURN OF THE MILLENNIUM, 2000, : 135 - 142
  • [9] OPTIMIZATION USING SIMULATED ANNEALING
    BROOKS, SP
    MORGAN, BJT
    STATISTICIAN, 1995, 44 (02): : 241 - 257
  • [10] Efficient Clustering and Simulated Annealing Approach for Circuit Partitioning
    SANDEEP Singh Gill
    RAJEEVAN Chandel
    ASHWANI Kumar Chandel
    Journal of Shanghai Jiaotong University(Science), 2011, 16 (06) : 708 - 712