Latchup Risk in a 4H-SiC Process

被引:0
|
作者
Ke, Chao-Yang [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
Holding voltage; latchup; SiC; SiC-based integrated circuits (ICs); FEEDBACK REGENERATIVE PROCESS; TRANSIENT POLE METHOD; CMOS LATCHUP;
D O I
10.1109/TED.2024.3372489
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This is the first study related to the latchup issue in the SiC process. In this work, the latchup risk and the holding voltage of the parasitic latchup path have been investigated. The dc holding voltage of the parasitic latchup is only 14.9 V, which is below the voltage rating (20 V) of the devices. The holding voltage measured by the transmission line pulse (TLP) system decreases when the pulsewidth increases, which can be attributed to the self-heating effect on the device. Moreover, the holding voltage measured by TLP decreases as the temperature increases. The methods to prevent latchup events are summarized in this brief. The methods can be divided into two parts. One is the process solution, and the other is the layout solution. Therefore, the design rules for latchup prevention in the SiC process must be developed.
引用
收藏
页码:3424 / 3428
页数:5
相关论文
共 50 条
  • [1] Thin PSG Process for 4H-SiC MOSFET
    Sharma, Y. K.
    Ahyi, A. C.
    Issacs-Smith, T.
    Modic, A.
    Xu, Y.
    Garfunkel, E.
    Jennings, M. R.
    Fisher, C.
    Thomas, S. M.
    Mawby, P.
    Dhar, S.
    Feldman, L. C.
    Williams, J. R.
    SILICON CARBIDE AND RELATED MATERIALS 2013, PTS 1 AND 2, 2014, 778-780 : 513 - +
  • [2] Turn-on process in 4H-SiC thyristors
    Ioffe Inst of Russian Acad of, Science, St. Petersburg, Russia
    IEEE Trans Electron Devices, 7 (1177-1179):
  • [3] Turn-on process in 4H-SiC thyristors
    Levinshtein, ME
    Palmour, JW
    Rumyantsev, SL
    Singh, R
    COMPOUND SEMICONDUCTORS 1996, 1997, (155): : 601 - 603
  • [4] Turn-on process in 4H-SiC thyristors
    Levinshtein, ME
    Palmour, JW
    Rumyanetsev, SL
    Singh, R
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (07) : 1177 - 1179
  • [5] Discussion on the Lapping and Polishing Process of 4H-SiC Wafer
    Cheng, Wei
    Yin, Yugang
    Li, Yipan
    Zhang, Haoer
    Zhang, Shiming
    Wang, Lingyun
    Sun, Daoheng
    2013 8TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (IEEE NEMS 2013), 2013, : 841 - 844
  • [6] Study of reaction process on Ni/4H-SiC contact
    Cao, Y.
    Nyborg, L.
    Yi, D. -Q.
    Jelvestam, U.
    MATERIALS SCIENCE AND TECHNOLOGY, 2006, 22 (10) : 1227 - 1234
  • [7] Device isolation process for 4H-SiC CMOS ICs
    Tsui, Bing-Yue
    Jhuang, Ya-Ru
    Lin, Jian-Hao
    Huang, Yi-Ting
    Tsai, Te-Kai
    Hsu, Kai-Ti
    Su, Yi-Han
    Hsieh, Yong-Fen
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 238 - 240
  • [8] Divacancy in 4H-SiC
    Son, NT
    Carlsson, P
    ul Hassan, J
    Janzén, E
    Umeda, T
    Isoya, J
    Gali, A
    Bockstedte, M
    Morishita, N
    Ohshima, T
    Itoh, H
    PHYSICAL REVIEW LETTERS, 2006, 96 (05)
  • [9] Manganese in 4H-SiC
    Linnarsson, M. K.
    Audren, A.
    Hallen, A.
    SILICON CARBIDE AND RELATED MATERIALS 2009, PTS 1 AND 2, 2010, 645-648 : 701 - +
  • [10] Turn-on process in high voltage 4H-SiC thyristors
    Dyakonova, NV
    Levinshtein, ME
    Palmour, JW
    Rumyantsev, SL
    Singh, R
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1998, 13 (02) : 241 - 243