A Cryo-CMOS DAC-Based 40-Gb/s PAM4 Wireline Transmitter for Quantum Computing

被引:1
|
作者
Fakkel, Niels [1 ,2 ]
Mortazavi, Mohsen [3 ]
Overwater, Ramon W. J. [1 ,2 ]
Sebastiano, Fabio [1 ,2 ]
Babaie, Masoud [2 ,3 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628 CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryo-CMOS; high-speed digital-to-analog converter (DAC); quantum computing; quantum error correction (QEC); serializer; wireline transmitter (TX); ERROR-CORRECTION; NANOMETER CMOS; CIRCUITS; MISMATCH;
D O I
10.1109/JSSC.2024.3364968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Addressing the advancement toward large-scale quantum computers, this article presents the first four-level pulse amplitude modulation (PAM4) wireline transmitter (TX) operating at cryogenic temperatures (CTs). With quantum computers scaling up toward thousands of quantum bits (qubits), but having too limited fidelity for robust operation, continuous rounds of quantum error correction (QEC) are necessary. However, QEC requires a large amount of data to be transferred from a cryogenic controller at 4 K to a classical processor at room temperature (RT). To bridge the gap, a high-speed data link between the quantum processor at CT and the classical counterpart at RT is needed. The proposed PAM4 TX architecture integrates a low-power 64:4 serializer structure, a high-speed 4:1 current-mode logic (CML) multiplexer, and a linear 6-bit digital-to-analog converter (DAC). Considering the challenges and benefits of CMOS operating at CTs, the TX architecture and circuitry are designed to exploit the maximum speed, while maintaining sufficient linearity. The fabricated 40-nm CMOS chip achieves a data rate of 40-Gb/s (36-Gb/s), an energy efficiency of 2.46 pJ/b (2.47 pJ/b), and 97.8% (96.6%) ratio of level mismatch (RLM) at CT (RT). While demonstrating an energy efficiency comparable to prior-art TXs in more advanced CMOS nodes at RT, the broad operating temperature of the proposed TX enables the required high-speed wireline link for large-scale quantum computers.
引用
收藏
页码:1433 / 1446
页数:14
相关论文
共 50 条
  • [1] A Cryo-CMOS DAC-based 40 Gb/s PAM4 Wireline Transmitter for Quantum Computing Applications
    Fakkel, Niels
    Mortazavi, Mohsen
    Overwater, Ramon
    Sebastiano, Fabio
    Babaie, Masoud
    2023 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC, 2023, : 257 - 260
  • [2] A 112 Gb/s DAC-Based Duo-Binary PAM4 Transmitter in 28 nm CMOS
    Tang, Zixiang
    Lv, Fangxu
    Shi, Jianjun
    Zhang, Jinwang
    Wei, Jiahang
    Wang, Xinjie
    ELECTRONICS, 2022, 11 (16)
  • [3] A 40-80 Gb/s PAM4 Wireline Transmitter in 65nm CMOS Technology
    Lv, Fangxu
    Zheng, Xuqiang
    Yuan, Shuai
    Wang, Ziqiang
    He, Yajun
    Zhang, Chun
    Wang, Zhihua
    Lv, Fangxu
    Wang, Jianye
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 539 - 542
  • [4] Beyond 200-Gb/s PAM4 ADC and DAC-Based Transceiver for Wireline and Linear Optics Applications
    Khairi, Ahmad
    Laufer, Amir
    Radashkevich, Ilia
    Krupnik, Yoel
    Kim, Jihwan
    Warshavsky Grafi, Tali
    Balankutty, Ajay
    Sabag, Yaniv
    Segal, Yoav
    Virobnik, Udi
    Peng Li, Mike
    Levin, Itamar
    Ben Ezra, Yosef
    Cohen, Ariel
    IEEE OPEN JOURNAL OF THE SOLID-STATE CIRCUITS SOCIETY, 2024, 4 : 265 - 276
  • [5] A 40Gb/s PAM4 Optical DAC Silicon Microring Resonator Modulator Transmitter
    Roshan-Zamir, Ashkan
    Wang, Binhao
    Yu, Kunzhi
    Telaprolu, Shashank
    Li, Cheng
    Seyedi, M. Ashkan
    Fiorentino, Marco
    Beausoleil, Raymond
    Palermo, Samuel
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1089 - 1092
  • [6] A 40-Gb/s PAM-4 Transmitter Based on a Ring-Resonator Optical DAC in 45-nm SOI CMOS
    Moazeni, Sajjad
    Lin, Sen
    Wade, Mark
    Alloatti, Luca
    Ram, Rajeev J.
    Popovic, Milos
    Stojanovic, Vladimir
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3503 - 3516
  • [7] A NOVEL 40-Gb/S PAM4 TRANSMITTER WITH POWER-EFFICIENT PRE-EMPHASIS
    Wang, Yang
    Gai, Weixin
    Tang, Liangxiao
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [8] An 80-Gb/s 44-mW Wireline PAM4 Transmitter
    Chang, Yikun
    Manian, Abishek
    Kong, Long
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (08) : 2214 - 2226
  • [9] A 2-40 Gb/s PAM4/NRZ Dual-mode Wireline Transmitter with 4:1 MUX in 65-nm CMOS
    Lv, Fangxu
    Zheng, Xuqiang
    Zhao, Feng
    Wang, Jianye
    Wang, Ziqiang
    Yuan, Shuai
    He, Yajun
    Zhang, Chun
    Wang, Zhihua
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 270 - 280
  • [10] A 4-40 Gb/s PAM4 Transmitter with Output Linearity Optimization in 65 nm CMOS
    Zheng, Xuqiang
    Zhang, Chun
    Lv, Fangxu
    Zhao, Feng
    Yue, Shigang
    Wang, Ziqiang
    Li, Fule
    Jiang, Hanjun
    Wang, Zhihua
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,