Impact of self-heating on RF/analog and linearity parameters of DMG FinFETs in underlap and overlap configurations

被引:7
|
作者
Chaudhary, Rashi [1 ]
Saha, Rajesh [1 ]
机构
[1] Malaviya Natl Inst Technol Jaipur, Dept Elect & Commun Engn, Jaipur 302017, Rajasthan, India
关键词
DMG FinFET; Lattice temperature; SHE frequency; Thermal capacitance; Thermal resistance; SOI; TRANSPORT; TEMPERATURE;
D O I
10.1016/j.mejo.2023.105765
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the influence of self-heating effect (SHE) on the performance of Silicon on Insulator (SOI) dual material gate (DMG) FinFETs in underlap and overlap configurations for RF/analog applications is reported using three-dimensional TCAD simulators. The increase in electron velocity at channel surface is due to reduce effective electrical field at drain end, resulting in smaller DIBL and hot carrier effects. The device insights are reported by electron velocity, lattice temperature, thermal resistance, and output conductance versus frequency profiles. The findings on analog/RF figures of merit such as transconductance (gm), output conductance (gd), intrinsic gain (Ai), gate capacitance (Cgg), intrinsic delay (r), cut-off frequency (fT), transconductance generation factor (TGF), gain frequency product (GFP), transconductance frequency product (TFP), and gain transconductance frequency product (GTFP) are reported with and without SHE. The results show that analog performance of Conventional and Underlap structures are improved but the influence of SHE is more deteriorating on Overlap structure. Furthermore, the linearity performance parameters VIP2, VIP3, IIP3, and 1 dB compression point are degraded with self-heating is due to increase in gm2 and gm3 values. It is seen that the gate overlap structure exhibits higher ON state performance which even after deterioration with Self-heating is still better than its counterparts as it has better gate controllability stemming from its lower effective channel length.
引用
收藏
页数:8
相关论文
共 38 条
  • [1] Physical insights of interface traps and self-heating effect on electrical response of DMG FinFETs in overlap and underlap configurations: analog/RF perspective
    Chaudhary, Rashi
    Saha, Rajesh
    PHYSICA SCRIPTA, 2024, 99 (01)
  • [2] Analysis of thermal stability in underlap and overlap DMG FinFETs including self-heating effects
    Chaudhary, Rashi
    Saha, Rajesh
    Yadav, Menka
    MICROELECTRONICS JOURNAL, 2024, 146
  • [3] Analysis on the impact of interface Trap distributions on SOI DMG FinFETs: Overlap/underlap configurations
    Chaudhary, Rashi
    Saha, Rajesh
    MICRO AND NANOSTRUCTURES, 2024, 185
  • [4] RF Extraction of Self-Heating Effects in FinFETs
    Makovejev, Sergej
    Olsen, Sarah
    Raskin, Jean-Pierre
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) : 3335 - 3341
  • [5] Impact of Self-Heating in SOI FinFETs on Analog Circuits and Interdie Variability
    Monga, Udit
    Aghassi, Jasmin
    Siprak, Domagoj
    Sedlmeir, Josef
    Hanke, Christian
    Kubrak, Volker
    Heinrich, Roland
    Fjeldly, Tor A.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) : 249 - 251
  • [6] Investigation of Analog/RF and linearity performance with self-heating effect in nanosheet FET
    Rathore, Sunil
    Jaisawal, Rajeewa Kumar
    Kondekar, Pravin N.
    Bagga, Navjeet
    MICROELECTRONICS JOURNAL, 2023, 139
  • [7] Temperature effect on RF/analog and linearity parameters in DMG FinFET
    Rajesh Saha
    Brinda Bhowmick
    Srimanta Baishya
    Applied Physics A, 2018, 124
  • [8] Temperature effect on RF/analog and linearity parameters in DMG FinFET
    Saha, Rajesh
    Bhowmick, Brinda
    Baishya, Srimanta
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2018, 124 (09):
  • [9] Impact of ambient temperature on the self-heating effects in FinFETs
    Yin, Longxiang
    Du, Gang
    Liu, Xiaoyan
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (09)
  • [10] Impact of ambient temperature on the self-heating effects in FinFETs
    Longxiang Yin
    Gang Du
    Xiaoyan Liu
    Journal of Semiconductors, 2018, 39 (09) : 78 - 85