Design of power balance SRAM for DPA-resistance

被引:0
|
作者
周可基 [1 ]
汪鹏君 [1 ]
温亮 [2 ]
机构
[1] Institute of Circuits and Systems Ningbo University
[2] State Key Laboratory of ASIC & System Fudan University
基金
中国国家自然科学基金;
关键词
differential power analysis(DPA); static random access memory(SRAM); power balance; information security;
D O I
暂无
中图分类号
TP333 [存贮器];
学科分类号
081201 ;
摘要
A power balance static random-access memory(SRAM) for resistance to differential power analysis(DPA) is proposed. In the proposed design, the switch power consumption and short-circuit power consumption are balanced by discharging and pre-charging the key nodes of the output circuit and adding an additional shortcircuit current path. Thus, the power consumption is constant in every read cycle. As a result, the DPA-resistant ability of the SRAM is improved. In 65 nm CMOS technology, the power balance SRAM is fully custom designed with a layout area of 5863.6 μm;.The post-simulation results show that the normalized energy deviation(NED) and normalized standard deviation(NSD) are 0.099% and 0.04%, respectively. Compared to existing power balance circuits, the power balance ability of the proposed SRAM has improved 53%.
引用
收藏
页码:110 / 116
页数:7
相关论文
共 50 条
  • [1] Design of power balance SRAM for DPA-resistance
    Zhou Keji
    Wang Pengjun
    Wen Liang
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (04)
  • [2] Design of power balance SRAM for DPA-resistance
    周可基
    汪鹏君
    温亮
    Journal of Semiconductors, 2016, 37 (04) : 110 - 116
  • [3] Low-power current mode logic for improved DPA-resistance in embedded systems
    Toprak, Z
    Leblebici, Y
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1059 - 1062
  • [4] DPA-resistance without routing constraints? - A cautionary note about MDPL security
    Gierlichs, Benedikt
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2007, PROCEEDINGS, 2007, 4727 : 107 - 120
  • [5] Masked dual-rail pre-charge logic: DPA-resistance without routing constraints
    Popp, T
    Mangard, S
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2005, PROCEEDINGS, 2005, 3659 : 172 - 186
  • [6] A simulation-based methodology for evaluating the DPA-Resistance of cryptographic functional units with application to CMOS and MCML technologies
    Regazzoni, Francesco
    Badel, Stephane
    Eisenbarth, Thomas
    Grossschaedl, Johann
    Poschmann, Axel
    Toprak, Zeynep
    Macchetti, Marco
    Pozzi, Laura
    Paar, Chri Stof
    Leblebici, Yusuf
    Ienne, Paolo
    IC-SAMOS: 2007 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2007, : 209 - +
  • [7] Design of Power Efficient SRAM on FPGA
    Agrawal, Tarun
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MODERN RESEARCH IN AEROSPACE ENGINEERING (MARE-2016), 2018, : 363 - 373
  • [8] The design and implementation of a power efficient embedded SRAM
    Chen Pinghua
    Liu Yijun
    Li Zhenkun
    ADVANCED COMPUTER TECHNOLOGY, NEW EDUCATION, PROCEEDINGS, 2007, : 838 - 842
  • [9] Design of a low power radiation hardened SRAM
    Li, Haixia
    Li, Weimin
    Tan, Jianping
    IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 1802 - +
  • [10] Design of Low Power Stable SRAM Cell
    Vanama, Kundan
    Gunnuthula, Rithwik
    Prasad, Govind
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1263 - 1267