共 50 条
- [3] Low-power current mode logic for improved DPA-resistance in embedded systems 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1059 - 1062
- [4] DPA-resistance without routing constraints? - A cautionary note about MDPL security CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2007, PROCEEDINGS, 2007, 4727 : 107 - 120
- [5] Masked dual-rail pre-charge logic: DPA-resistance without routing constraints CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2005, PROCEEDINGS, 2005, 3659 : 172 - 186
- [6] A simulation-based methodology for evaluating the DPA-Resistance of cryptographic functional units with application to CMOS and MCML technologies IC-SAMOS: 2007 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2007, : 209 - +
- [7] Design of Power Efficient SRAM on FPGA PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MODERN RESEARCH IN AEROSPACE ENGINEERING (MARE-2016), 2018, : 363 - 373
- [8] The design and implementation of a power efficient embedded SRAM ADVANCED COMPUTER TECHNOLOGY, NEW EDUCATION, PROCEEDINGS, 2007, : 838 - 842
- [9] Design of a low power radiation hardened SRAM IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 1802 - +
- [10] Design of Low Power Stable SRAM Cell 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1263 - 1267