Dielectric Integration for Sub-Micron High Performance Integrated Circuits

被引:0
|
作者
Wei William Lee Texas Instruments Inc North Central Expressway MS Dallas TX wlee spdc ti Com [13570 ,3701 ,75243972 ,927 ,3071 ]
机构
关键词
ULSI; SEMATECH;
D O I
暂无
中图分类号
TN43 [半导体集成电路(固体电路)];
学科分类号
摘要
With the continued scaling of semiconductor devices, dielectric proceesses arefacing some major technological challenges. Many issues are being raised including high as-pect ratio gap fill, planarization, low dielectric constant, multilevel intereonnects integra-tion and cost-of-ownership. In this paper, the issues related to dielectric deposition and in-tegration at various stages of the device fabrication including active area isolation, poly/metal insulation, inter-metal and intra-metal insulation and device passivation are dis-cussed. Current avallable technologies such as ozone/TEOS are eompared with high densityplasma CVD and spin-on glass (SOG). The integration of chemical mechanical polishing(CMP) with various dielectric deposition schemes, and the benefits of CMP for all interlev-el dielectric planarization will be highlighted. The need for low dielectric constant materichfor sub-half ndcron technologies and the use of fow dielectric constant materials for intermet-al applications in combination with simultaneous formation of via plug and metal intercon-nects with CMP planarization are highlighted.
引用
收藏
页码:41 / 47
页数:7
相关论文
empty
未找到相关数据