Engineered Gate-Based Nanoscaled JK Flip-Flop: Design, Simulation and Applications

被引:0
|
作者
Chadha, Dev [1 ]
Khan, Anam [1 ]
Alkhammash, Hend I. [2 ]
Loan, Sajad A. [1 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi, India
[2] Taif Univ, Dept Elect Engn, Taif 21944, Saudi Arabia
来源
关键词
Compact design; engineered-gate; flip-flops; multifunctional; power-efficient; sequential circuits; MOSFETS;
D O I
10.1142/S1793292024501637
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we design and simulate a novel, highly compact and power-efficient silicon-based JK flip-flop (JKFF) employing an engineered gate technique, for the first time. Herein, the pull-down and the pull-up paths used to realize the JKFF have been realized by 4 and 2 engineered gate transistors, respectively (total six), whereas 8 pull-ups and 8 pull-down (total 16) transistors are used to realize the JK flip-flip in the conventional MOS technology. Two-dimensional (2D) calibrated mixed-mode simulations have revealed substantial improvement in various performance measuring parameters of the proposed JK flip-flop. The proposed technique has resulted in a significant reduction of 62.5% in transistor count, similar to 9.12% in power consumption, 2.5% decrease in delay and 11.38% in power delay product in comparison to the conventional JKFF realization. Further, the proposed gate-engineered JKFF has been used to realize highly compact D and T flip-flops. It has been observed that a 55.5% and 62.5% decrease in transistor count have been achieved in comparison to the conventional MOS-based JKFF realization of D and T flip-flops, respectively. A significant improvement in power consumption, delay, and power delay products has been achieved in the proposed D and T flip-flops in comparison to the conventional JKFF-based D and T flips. It has been observed that notably, the versatility of this approach allows for straightforward adaptation to realize various other sequential and combinational circuits. Besides, the process flow for the fabrication of the proposed engineered gate transistors for realizing the JKFF, D and T flip-flops has also been given.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Design and Optimization of Synchronous Counter Using Majority Gate-Based JK Flip-Flop
    Ishrat, Mehak
    Kalyan, Birinderjit Singh
    Sharma, Amandeep
    Singh, Balwinder
    ADVANCED INFORMATICS FOR COMPUTING RESEARCH, ICAICR 2019, PT II, 2019, 1076 : 84 - 95
  • [2] INTEGRATED JK FLIP-FLOP CIRCUIT
    INABE, Y
    KATAOKA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (04) : 403 - 406
  • [3] An Improved Ternary Three-Rail JK Flip-Flop Design
    Lin, Mi
    Zhang, Hai-Peng
    Lv, Wei-Feng
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2016, : 91 - 94
  • [4] A new flip-flop gate based on floating gates
    Sinencio, LFC
    Sanchez, AD
    Angulo, JR
    2004 1st International Conference on Electrical and Electronics Engineering (ICEEE), 2004, : 219 - 221
  • [5] OPERATING A LOGIC GATE AS A FLIP-FLOP
    WILKE, W
    ELECTRONICS, 1974, 47 (06): : 120 - 121
  • [6] Novel design and simulation of microthyristor-based flip-flop circuits
    Hafez, IM
    Zekry, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2004, 91 (02) : 107 - 117
  • [7] Design and simulation of a compact graphene-based plasmonic D flip-flop
    Bagheri, F.
    Soroosh, M.
    Haddadan, F.
    Seifi-Kavian, Y.
    OPTICS AND LASER TECHNOLOGY, 2022, 155
  • [8] Flip-flop hardening for space applications
    Monnier, T
    Roche, FM
    Cathebras, G
    1998 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING - PROCEEDINGS, 1998, : 104 - 107
  • [9] Random flip-flop and its applications
    Stipcevic, Mario
    2014 37TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2014, : 1387 - 1393
  • [10] I2L JK FLIP-FLOP CIRCUITS
    PIGUET, C
    DIGITAL PROCESSES, 1978, 4 (02): : 171 - 175