DynaRapid: Fast-Tracking from C to Routed Circuits

被引:0
|
作者
Guerrieri, Andrea [1 ,2 ]
Guha, Srijeet [1 ]
Lavin, Chris [3 ]
Hung, Eddie [3 ]
Josipovic, Lana [4 ]
Ienne, Paolo [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Sch Comp & Commun Sci, Lausanne, Switzerland
[2] HES SO Valais Wallis, Sch Engn, Sion, Switzerland
[3] AMD Res & Adv Dev, Zurich, Switzerland
[4] Swiss Fed Inst Technol, Dept Informat Technol & Elect Engn, Zurich, Switzerland
关键词
D O I
10.1109/FPL64840.2024.00014
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Advancements in design automation technologies, such as high-level synthesis (HLS), have raised the input abstraction level and made the design entry process for FPGAs more friendly to software programmers. In contrast, the backend compilation process for implementing designs on FPGAs is considerably more lengthy compared to software compilation: while software code compilation may take just a few seconds, FPGA compilation times can often span from several minutes to hours due to the complexity of the underlying toolchain and evergrowing device capacities. In this paper, we present DynaRapid, a fast compilation tool that generates-in a matter of secondsfully legal placed-and-routed designs for commercial FPGAs. Elastic circuits created by the HLS tool Dynamatic are made exclusively of a limited number of reusable components; we exploit this fact to create a library of placed and routed building blocks, and then stitch together instances of them as needed through RapidWright. Our approach accelerates the C-to-FPGA implementation process by a geomean 20x with only 10% of degradation in operating frequency compared to a conventional commercial off-the-shelf implementation flow.
引用
收藏
页码:24 / 32
页数:9
相关论文
共 50 条