A low power all-digital frequency locked loop with resource-efficient fre-quency detector and hysteresis lock detector

被引:0
|
作者
Zhao, Yuxiao [1 ]
Mitsugi, Jin [2 ]
Min, Hao [1 ]
机构
[1] Fudan Univ, State Key Lab Integrated Chips & Syst, Shanghai 201203, Peoples R China
[2] Keio Univ, Fac Environm & Informat Studies, Fujisawa 2520882, Japan
来源
IEICE ELECTRONICS EXPRESS | 2024年 / 21卷 / 20期
关键词
all-digital frequency locked loop; digital frequency detector; hysteresis lock detector; inter net of things; digital frequency synthesizer; ULTRA-LOW-POWER; RECOVERY CIRCUIT; CLOCK; ROBUSTNESS; GENERATOR; SOCS;
D O I
10.1587/elex.21.20240451
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Trillions of Internet of Things devices require rigorous design trade-offs regarding size, cost, and energy efficiency, leading to design challenges for clock modules. This paper proposes a low-power all-digital frequency locked loop (ADFLL) featuring a digital frequency detector with minimum D-type flip-flop usage and a lock detector with hysteresis lock/unlock decision zone, suitable for system-on-chip applications. The ADFLL is verified in the field-programmable gate arrays (FPGA) and is implemented as an on-chip clock generator in a radio frequency identification tag using 130 nm CMOS technology with 0.185 x 0.26 mm2 size. The generated clock has +/- 0 . 25% frequency accuracy with good temperature and process robustness.
引用
收藏
页数:6
相关论文
共 37 条
  • [1] A Novel Design of an Efficient Low Power Phase Frequency Detector for Delay Locked Loop
    Garg, Shobhit Kumar
    Singh, Balwinder
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [2] A Noise Reconfigurable All-Digital Phase-Locked Loop Using a Switched Capacitor-Based Frequency-Locked Loop and a Noise Detector
    Jang, Taekwang
    Jeong, Seokhyeon
    Jeon, Dongsuk
    Choo, Kyojin David
    Sylvester, Dennis
    Blaauw, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) : 50 - 65
  • [3] Design And Implementation of Low Power Phase Frequency Detector For Phase Lock Loop
    Thakore, Kruti P.
    Shah, Kehul
    Devashrey, N. M.
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 644 - 647
  • [4] A LOW POWER TIME-TO-DIGITAL CONVERTER FOR ALL-DIGITAL PHASE-LOCKED LOOP
    Yu Guangming Wang YuYang Huazhong (Department of Electronic Engineering
    Journal of Electronics(China), 2011, 28 (03) : 402 - 408
  • [5] Power-Efficient Time-to-Digital Converter for All-Digital Frequency Locked Loops
    Pasha, Muhammad Touqir
    Andersson, Niklas U.
    Vesterbacka, Mark
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 300 - 303
  • [6] A high precision all-digital phase-locked loop with low power and low jitter
    Chow, Hwang-Cherng
    Su, Chung-Hsin
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 47 - +
  • [7] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
  • [8] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
  • [9] 100MHz all-digital delay-locked loop for low power application
    Kim, BS
    Kim, LS
    ELECTRONICS LETTERS, 1998, 34 (18) : 1739 - 1740
  • [10] An Ultra-Low-Power 2.4 GHz All-Digital Phase-Locked Loop With Injection-Locked Frequency Multiplier and Continuous Frequency Tracking
    Rehman, Muhammad Riaz Ur
    Hejazi, Arash
    Ali, Imran
    Asif, Muhammad
    Oh, Seongjin
    Kumar, Pervesh
    Pu, Younggun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Jung, Yeonjae
    Huh, Hyungki
    Kim, Seokkee
    Yoo, Joon-Mo
    Lee, Kang-Yoon
    IEEE ACCESS, 2021, 9 : 152984 - 152992