Memory exploration for low power embedded systems

被引:0
|
作者
Arizona State Univ, Tempe, United States [1 ]
机构
来源
关键词
Buffer storage - Electric power supplies to apparatus - Embedded systems - Mathematical models - Microprocessor chips - Optimization;
D O I
暂无
中图分类号
学科分类号
摘要
In embedded system design, the designer has to choose an on-chip memory configuration that is suitable for a specific application. To aid in this design choice, we present a memory exploration strategy based on three performance metrics, namely, cache size, the number of processor cycles and the energy consumption. We show how the performance is affected by cache parameters such as cache size, line size, set associativity and tiling, and the off-chip data organization. We show the importance of including energy in the performance metrics, since an increase in the cache line size, cache size, tiling and set associativity reduces the number of cycles but does not necessarily reduce the energy consumption.
引用
收藏
相关论文
共 50 条
  • [1] Memory exploration for low power embedded systems
    Shiue, WT
    Chakrabarti, C
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 250 - 253
  • [2] Memory design and exploration for low power, embedded systems
    Shiue, WT
    Chakrabarti, C
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 29 (03): : 167 - 178
  • [3] Memory Design and Exploration for Low Power, Embedded Systems
    Wen-Tsong Shiue
    Chaitali Chakrabarti
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 29 : 167 - 178
  • [4] Memory design and exploration for low power, embedded systems
    Shiue, Wen-Tsong
    Chakrabarti, Chaitali
    IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 281 - 290
  • [5] Data memory design and exploration for low-power embedded systems
    Shiue, WT
    Udayanarayanan, S
    Chakrabarti, C
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (04) : 553 - 568
  • [6] Optimizing memory bandwidth with ILP based memory exploration and assignment for low power embedded systems
    Shiue, WT
    RECORDS OF THE 2000 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2000, : 95 - 100
  • [7] Cache design and exploration for low power embedded systems
    Chakrabarti, C
    CONFERENCE PROCEEDINGS OF THE 2001 IEEE INTERNATIONAL PERFORMANCE, COMPUTING, AND COMMUNICATIONS CONFERENCE, 2001, : 135 - 139
  • [8] Fast Instruction Memory Hierarchy Power Exploration for Embedded Systems
    Kroupis, Nikolaos
    Soudris, Dimitrios
    VLSI-SOC: DESIGN METHODOLOGIES FOR SOC AND SIP, 2010, 313 : 251 - +
  • [9] Fast instruction memory hierarchy power exploration for embedded systems
    Kroupis N.
    Soudris D.
    IFIP Advances in Information and Communication Technology, 2010, 313 : 251 - 270
  • [10] Design Space Exploration for Low-Power Memory Systems in Embedded Signal Processing Applications
    Balasa, Florin
    Gingu, Cristian V.
    Luican, Ilie I.
    Zhu, Hongwei
    2013 IEEE 19TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA), 2013, : 92 - 100