Dual-Layer Thin-Film Transistor Analysis and Design

被引:0
|
作者
Wager, John F. [1 ]
Kim, Jung Bae [2 ]
Severin, Daniel [3 ]
Hung, Zero [2 ]
Yim, Dong Kil [2 ]
Choi, Soo Young [2 ]
Bender, Marcus [3 ]
机构
[1] Oregon State University, School of Eecs, Corvallis,OR,97331-5501, United States
[2] Applied Materials Inc., Santa Clara,CA,95054, United States
[3] Applied Materials GmbH & Company, Alzenau,63755, Germany
来源
IEEE Open Journal on Immersive Displays | 2024年 / 1卷
关键词
Amorphous films - Amorphous semiconductors - Capacitance - Carrier concentration - Carrier mobility - Gate dielectrics - Heterojunctions - Low-k dielectric - MOS devices - Semiconducting indium phosphide - Semiconductor insulator boundaries - Surface discharges - Thin film circuits - Threshold voltage;
D O I
10.1109/OJID.2024.3484415
中图分类号
学科分类号
摘要
A set of analytical equations is formulated for the analysis and design of a dual-layer thin-film transistor (TFT). For a given TFT structure, in which each channel layer thickness is specified, drain current is calculated as a function of drain and gate voltage (taking the source as ground) according to the Enz, Krummenacher, Vittoz (EKV) compact model. In order to implement this EKV-based equation, only one model parameter function is required, i.e., drift mobility as a function of gate voltage. Drift mobility is evaluated as a consequence of accumulation layer electrostatics assessment of the dual-layer TFT. In order to use the model, ten semiconductor physical properties must be specified, five for each semiconductor channel layer; namely, low-frequency (static) relative dielectric constant, free electron concentration, maximum (no trapping) mobility, and slope & intercept parameters characterizing the semiconductor trap density. Additionally, model implementation requires knowing two structure properties (insulator capacitance density and TFT width-to-length ratio), and one physical operating parameter (temperature). Simulation of dual-layer TFTs reveals that optimal mobility performance is obtained when the higher mobility semiconductor is positioned as the bottom channel layer, while the lower mobility semiconductor top channel layer is made as thin as is practicable. © 2024 IEEE.
引用
收藏
页码:214 / 221
相关论文
共 50 条
  • [1] Single-layer thin-film transistor analysis and design
    Wager, John F.
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2023, 31 (10) : 608 - 614
  • [2] A DUAL OFFSET GATE THIN-FILM TRANSISTOR
    WAGNER, RG
    BREITWEISER, GC
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1967, 55 (07): : 1217 - +
  • [3] Dual-Layer Frequency-Selective Grid Polarizers on Thin-Film Substrates for THz Applications
    Yurchenko, Vladimir
    Murphy, John Anthony
    Barton, John
    Verheggen, Jaap
    Rodgers, Ken
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 254 - +
  • [4] Thin-film transistor realized with a combined active layer
    Yang, Qi
    Li, Dejie
    Yao, Baolun
    APPLIED PHYSICS LETTERS, 2006, 89 (24)
  • [5] THIN-FILM TRANSISTOR
    DEGRAAFF, HC
    KOELMANS, H
    PHILIPS TECHNICAL REVIEW, 1966, 27 (07): : 200 - +
  • [6] Design of a Multifunctional Double-Active-Layer Thin-Film Transistor for Photosensing Applications
    Han, Sang Youn
    Jeon, Kyung Sook
    Seo, Seung Mi
    Seo, Mi Seon
    Jung, Suk-Won
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (01) : 66 - 68
  • [7] A Dual-Layer Orthogonal-Layout Thin-Film Force Sensor for Digital Orthodontic Functional Appliances
    Cheng, Zipeng
    Li, Penghai
    Teng, Jianying
    Wang, Yuan
    Deng, Shuli
    Zhao, Bo
    Luo, Yuxuan
    IEEE SENSORS JOURNAL, 2023, 23 (15) : 17524 - 17530
  • [8] Single-source dual-layer amorphous IGZO thin-film transistors for display and circuit applications
    Nag, Manoj
    Chasin, Adrian
    Rockele, Maarten
    Steudel, Soeren
    Myny, Kris
    Bhoolokam, Ajay
    Tripathi, Ashutosh
    van der Putten, Bas
    Kumar, Abhishek
    van der Steen, Jan-Laurens
    Genoe, Jan
    Li, Flora
    Maas, Joris
    van Veenendaal, Erik
    Gelinck, Gerwin
    Heremans, Paul
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2013, 21 (03) : 129 - 136
  • [9] Design and analysis of novel tri-active layer channel amorphous-IGZO thin-film transistor
    Dargar, Shashi K.
    Srivastava, Viranjay M.
    MICRO & NANO LETTERS, 2019, 14 (13) : 1293 - 1297
  • [10] Dual Threshold Voltage Organic Thin-Film Transistor Technology
    Nausieda, Ivan
    Ryu, Kevin Kyungbum
    Da He, David
    Akinwande, Akintunde Ibitayo
    Bulovic, Vladimir
    Sodini, Charles G.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 3027 - 3032