Wu's method based temporal assertions checking for SEREs properties

被引:0
|
作者
机构
[1] Gao, Xinyan
[2] Li, Dakui
[3] Zhou, Ning
来源
Li, D. (ldk@dl.cn) | 2013年 / Binary Information Press, Flat F 8th Floor, Block 3, Tanner Garden, 18 Tanner Road, Hong Kong卷 / 10期
关键词
D O I
暂无
中图分类号
O1 [数学];
学科分类号
0701 ; 070101 ;
摘要
In this paper we propose an approach using Wu's Method to perform SEREs assertion verification for synchronous digital circuit systems. We define a constrained simple subset of SEREs so that an efficient polynomial modeling mechanism for both circuit descriptions and assertions can be applied. We present an algorithm framework based on algebraic representations using the characteristic set of polynomial system. Case studies show that computer algebra can provide canonical symbolic representations for PSL temporal assertions verification and Wu's Method based approach can act as a novel solver engine from a theoretical viewpoint. © 2013 by Binary Information Press.
引用
收藏
相关论文
共 50 条
  • [1] Wu's Characteristic Set Method for SystemVerilog Assertions Verification
    Gao, Xinyan
    Zhou, Ning
    Wu, Jinzhao
    Li, Dakui
    JOURNAL OF APPLIED MATHEMATICS, 2013,
  • [2] Symbolic model checking and simulation with temporal assertions
    Weiss, RJ
    Ruf, J
    Kropf, T
    Rosenstiel, W
    ADVANCES IN DESIGN AND SPECIFICATION LANGUAGES FOR SOCS: SELECTED CONTRIBUTIONS FROM FDL'04, 2005, : 275 - 291
  • [3] Automatic generation of executable assertions for runtime checking temporal requirements
    Pintér, G
    Majzik, I
    Ninth IEEE International Symposium on High-Assurance Systems Engineering, 2005, : 111 - 120
  • [4] High-level bounded model checking using Wu's method
    Yang, Zhi
    Ma, Guangsheng
    Feng, Gang
    Shao, Jingbo
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2008, 20 (02): : 137 - 143
  • [5] A novel approach to high-level property checking using Wu's method
    Yang, Zhi
    Ma, Guangsheng
    Zhang, Shu
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 576 - +
  • [6] Cross-product functional coverage measurement with temporal properties-based assertions
    Ziv, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 834 - 839
  • [7] Design Method Based on Logical Assertions
    Zerbino, Dmitry
    Yurchak, Iryna
    2019 IEEE 15TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS (CADSM'2019), 2019,
  • [8] Checking temporal properties in SystemC specifications
    Braun, A
    Gerlach, J
    Rosenstiel, W
    SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 23 - 27
  • [9] Model checking discounted temporal properties
    de Alfaro, L
    Faella, M
    Henzinger, TA
    Majumdar, R
    Stoelinga, M
    THEORETICAL COMPUTER SCIENCE, 2005, 345 (01) : 139 - 170
  • [10] Model checking discounted temporal properties
    de Alfaro, L
    Faella, M
    Henzinger, TA
    Majumdar, R
    Stoelinga, M
    TOOLS AND ALGORITHMS FOR THE CONSTRUCTION AND ANALYSIS OF SYSTEMS, PROCEEDINGS, 2004, 2988 : 77 - 92