CNFET based low power full adder circuit for VLSI applications

被引:0
|
作者
Hussain I. [1 ]
Chaudhury S. [1 ]
机构
[1] Department of Electrical Engineering, National Institute of Technology Silchar, Silchar
来源
Nanoscience and Nanotechnology - Asia | 2020年 / 10卷 / 03期
关键词
CMOS; CNFET; Full adder; Hybrid; Low power; PDP; VLSI;
D O I
10.2174/2210681209666190220122553
中图分类号
学科分类号
摘要
Background: The Adder is one of the most prominent building blocks in VLSI circuits and systems. Performance of such systems depends mostly on the performance of the adder cell. The scaling down of devices has been the driving force in technological advances. However, in CMOS technology performance of adder cell decreases as technology node scaled down to deep micron regime. Objective: With the growth of research, new device model has been proposed based on carbon nano tube field effect transistor (CNFET). Therefore, there is a need of full adder cell, which performs sufficiently well in CNFET as well as different CMOS technology nodes. Method: A new low power full adder cell has been proposed with a hybrid XOR/XNOR module by using CNFET, which is also compatible for the CMOS technology nodes. The performance of the adder cell is validated with HSPICE simulation in terms of power, delay and power delay product. It is observed that the proposed adder cell performs better than the CMOS, CPL, TGA, 10 T, 14 T, 24 T, HSPC and Hybrid_FA adder cells. The CNFET full adder is designed in 32 nm CNFET model and to appraise its compatibility with Bulk-Si CMOS technology, 90 nm and 32 nm CMOS technology node is used. Conclusion: The proposed adder is very much suitable for both CMOS and CNFET technology based circuits and systems. To validate the result, simulation has been carried out with Synopsis tool. This full adder will definitely dominate other full adder cells at various technology nodes for VLSI applications. © 2020 Bentham Science Publishers.
引用
收藏
页码:286 / 291
页数:5
相关论文
共 50 条
  • [1] Low power high-speed CNFET-based full adder
    Khare, Vedant
    Kumar Upadhyaya, Yogendra
    Tripathi, Ashutosh
    Kishor Johar, Arun
    Vyas, Sandeep
    Materials Today: Proceedings, 2023, 74 : 340 - 343
  • [2] Low-power and low-energy CNFET-based approximate full adder cell for image processing applications
    Mehrabani, Yavar Safaei
    Maleknejad, Mojtaba
    Rostami, Danial
    Uoosefian, Hamid Reza
    CIRCUIT WORLD, 2022, 49 (04) : 397 - 412
  • [3] Low Power Quaternary Adder Using CNFET
    Chauhan, Anurag
    Mahor, Lokesh
    Tiwari, Piyush
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 109 - 114
  • [4] A new low-power Dynamic-GDI full adder in CNFET technology
    Ghorbani, Ali
    Dolatshahi, Mehdi
    Zanjani, S. Mohammadali
    Barekatain, Behrang
    INTEGRATION-THE VLSI JOURNAL, 2022, 83 : 46 - 59
  • [5] A CNFET-based hybrid multi-threshold 1-bit full adder design for energy efficient low power applications
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (10) : 1753 - 1768
  • [6] Full Adder Cell for Low Power Arithmetic Applications
    Ramireddy, Gangadhar Reddy
    Singh, Yash Pal
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 575 - 579
  • [7] A Novel Efficient CNFET-Based Inexact Full Adder Design for Image Processing Applications
    Mehrabani, Yavar Safaei
    Parsapour, Mona
    Moradi, Mona
    Bagherizadeh, Mehdi
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2021, 20 (02)
  • [8] Low Power and Temperature compatible FinFET based Full Adder circuit with optimised Area
    Kahlon, Jiwanjot
    Kumar, Pradeep
    Garg, Anubhav
    Gupta, Ashutosh
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 2121 - 2125
  • [9] A novel design of full adder cell for VLSI applications
    Anjaneyulu, Onteru
    Reddy, C. V. Krishna
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (04) : 670 - 685
  • [10] Design high speed and low power hybrid full adder circuit
    Lueangsongchai, Sathaporn
    Tooprakai, Siraphop
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 22 - 25