Polynomial Formal Verification of Arithmetic Circuits

被引:0
|
作者
Mahzoon, Alireza [1 ]
Drechsler, Rolf [1 ,2 ]
机构
[1] Univ Bremen, Bremen, Germany
[2] DFKI GmbH, Bremen, Germany
关键词
EQUIVALENCE CHECKING; DIVISION;
D O I
10.1561/1000000059
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, significant effort has been put into developing formal verification approaches by both academic and industrial research. In practice, these techniques often give satisfying results for some types of circuits, while they fail for others. A major challenge in this domain is that the verification techniques suffer from unpredictability in their performance. The only way to overcome this challenge is the calculation of bounds for the space and time complexities. If a verification method has polynomial space and time complexities, scalability can be guaranteed. In this monograph, we propose Polynomial Formal Verification (PFV) of arithmetic circuits. We discuss the importance and advantages of PFV. Subsequently, we prove that PFV of different types of arithmetic circuits, including adders, multipliers, and Arithmetic Logic Units (ALUs) is possible. Furthermore, we calculate the exact upper-bound space and time complexities of verifying these circuits.
引用
收藏
页码:171 / 244
页数:77
相关论文
共 50 条
  • [1] Towards Polynomial Formal Verification of Complex Arithmetic Circuits
    Drechsler, Rolf
    Mahzoon, Alireza
    Goli, Mehran
    2022 25TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2022, : 1 - 6
  • [2] Polynomial Formal Verification of Sequential Circuits
    Dominik, Caroline
    Drechsler, Rolf
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [3] Polynomial Formal Verification of KFDD Circuits
    Schnieber, Martha
    Drechsler, Rolf
    2023 21ST ACM-IEEE INTERNATIONAL SYMPOSIUM ON FORMAL METHODS AND MODELS FOR SYSTEM DESIGN, MEMOCODE, 2023, : 82 - 89
  • [4] PolyAdd: Polynomial Formal Verification of Adder Circuits
    Drechsler, Rolf
    2021 24TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2021, : 99 - 104
  • [5] Functional Verification of Arithmetic Circuits: Survey of Formal Methods
    Ciesielski, Maciej
    Yasin, Atif
    Dasari, Jiteshri
    2022 25TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2022, : 94 - 99
  • [6] Combining Formal Verification and Testing for Debugging of Arithmetic Circuits
    Dasari, Jiteshri
    Ciesielski, Maciej
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [7] Efficient Formal Verification and Debugging of Arithmetic Divider Circuits
    Dasari, Jiteshri
    Ciesielski, Maciej
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [8] Polynomial Word-Level Verification of Arithmetic Circuits
    Barhoush, Mohammed
    Mahzoon, Alireza
    Drechsler, Rolf
    2021 19TH ACM-IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR SYSTEM DESIGN (MEMOCODE), 2022, : 1 - 9
  • [9] Formal Verification of Constrained Arithmetic Circuits using Computer Algebraic Approach
    Su, Tiankai
    Yasin, Atif
    Pillement, Sebastien
    Ciesielski, Maciej
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 386 - 391
  • [10] Groebner basis based formal verification of large arithmetic circuits using Gaussian elimination and cone-based polynomial extraction
    Farahmandi, Farimah
    Alizadeh, Bijan
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (02) : 83 - 96