On-chip Built-In Self-Calibration of Thermal Variations for Mixed-Signal In-Memory Computing

被引:0
|
作者
Singh, Gaurav [1 ]
Numan, Omar [1 ]
Monga, Dipesh [1 ]
Andraudt, Martin [1 ,2 ]
Halonen, Kari [1 ]
机构
[1] Aalto Univ, Dept Elect & Nanoengn, Espoo, Finland
[2] UC Louvain, ICTEAM, Louvain, Belgium
基金
芬兰科学院;
关键词
In-memory computing (IMC); multiply-and-accumulate (MAC); thermal compensation; temperature sensor;
D O I
10.1109/ETS61313.2024.10567960
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In-memory computing (IMC) accelerators have become a pivotal architecture for enhancing AI algorithm computations, particularly critical for embedding deep neural networks (DNNs) in edge devices. The efficiency of these systems is paramount, yet IMC cores are prone to fluctuations due to process, temperature, and voltage variations, which can detrimentally impact DNN accuracy. This research introduces an innovative Built-In Self-Calibration (BISC) methodology, specifically designed to compensate for temperature-induced variations in mixed-signal IMC cores. The methodology enables real-time, on-chip adjustment of DNN weights during computation within the IMC core without modifying the computation path. The proposed approach, implemented on a silicon prototype, not only maintained DNN computation accuracy under substantial temperature variations but also fully compensated for almost 90% of the offset caused by these variations, without introducing any non-idealities.
引用
收藏
页数:6
相关论文
共 36 条
  • [1] Built-in Self-Calibration of On-chip DAC and ADC
    Jiang, Wei
    Agrawal, Vishwani D.
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 834 - 843
  • [2] On-chip analog signal generator for mixed-signal Built-In Self-Test
    Dufort, B
    Roberts, GW
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 549 - 552
  • [3] On-chip analog signal generation for mixed-signal built-in self-test
    Dufort, B
    Roberts, GW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) : 318 - 330
  • [4] Built-in self-test and self-calibration for analog and mixed signal circuits
    Chen, Tao
    Chen, Degang
    2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [5] Built-In Self-Calibration of CMOS-Compatible Thermopile Sensor with On-Chip Electrical Stimulus
    Li, Jia
    Huang, Zhuolei
    Wang, Weibing
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [6] Built-in self-test scheme for on-chip diagnosis, compliant with the IEEE 1149.4 mixed-signal test bus standard
    Acevedo, GOD
    Ramirez-Angulo, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 149 - 152
  • [7] Innovative Built-In Self-Test Schemes for On-Chip Diagnosis, Compliant with the IEEE 1149.4 Mixed-Signal Test Bus Standard
    Gladys Omayra Ducoudray-Acevedo
    Jaime Ramírez-Angulo
    Journal of Electronic Testing, 2003, 19 : 21 - 28
  • [8] Innovative built-in self-test schemes for on-chip diagnosis, compliant with the IEEE 1149.4 mixed-signal test bus standard
    Ducoudray-Acevedo, GO
    Ramírez-Angulo, J
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (01): : 21 - 28
  • [9] Built-in self-test for analog and mixed-signal designs
    Cheng, KT
    PROCEEDINGS OF THE FIFTH ASIAN TEST SYMPOSIUM (ATS '96), 1996, : 197 - 197
  • [10] On-chip self-calibration of RF circuits using specification-driven built-in self test (S-BIST)
    Han, B
    Akbay, SS
    Bhattacharya, S
    Chatterjee, A
    Eisenstadt, WR
    11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, : 106 - 111