Integrating Operations Research into Very Large-Scale Integrated Circuits Placement Design: A Review

被引:0
|
作者
Zhang, Binqi [1 ]
Zhen, Lu [1 ]
Wang, Shuaian [2 ]
Yang, Fajun [1 ]
机构
[1] Shanghai Univ, Sch Management, Shanghai, Peoples R China
[2] Hong Kong Polytech Univ, Dept Logist & Maritime Studies, Kowloon, Hong Kong, Peoples R China
基金
中国国家自然科学基金;
关键词
VLSI placement; placement design; mixed-cell-height; operational optimization; 2-DIMENSIONAL BIN PACKING; DETAILED PLACEMENT; ALGORITHM; HEURISTICS;
D O I
10.1142/S0217595924500076
中图分类号
C93 [管理学]; O22 [运筹学];
学科分类号
070105 ; 12 ; 1201 ; 1202 ; 120202 ;
摘要
The placement stage of the physical design of very large-scale integrated circuits (VLSI) specifies the arrangement and order of standard cells and devices within an area, and the effectiveness of the placement result directly affects the chip's performance. The advancement of process standards and reduction in the size of features size have dramatically increased the complexity of placement design. The realization of placement algorithms to deal with millions of cells has thus become an important issue in the automation of integrated circuit electronic design. In this paper, we first segment the digital integrated circuits into VLSI design styles and review them from the perspectives of practical placement problems, placement design ideas, and placement optimization methods. The discussion around traditional circuits focuses on the essence of the placement problem, placement steps, and classification of placement algorithms. In modern circuit placement, the discussion focuses on the impact of technical constraints on design. After identifying the essence of the placement problem, solutions to the packing problem are reviewed, and we then summarize our representative placement algorithms. Finally, based on the development of VLSI placement design, the optimization bottlenecks of existing placement design are summarized, and suggestions for future research are made based on the latest research topics and methodologies.
引用
收藏
页数:29
相关论文
共 50 条
  • [1] Methodology for optimization of electrical parameters in the design of very large-scale integrated circuits
    Yue, Guang
    Ren, Lin
    Wu, Xianwei
    Applied Mathematics and Nonlinear Sciences, 2024, 9 (01)
  • [2] INTEGRATED SEMICONDUCTOR CIRCUITS APPROACH VERY LARGE-SCALE INTEGRATION
    RUCHARDT, H
    NACHRICHTENTECHNISCHE ZEITSCHRIFT, 1978, 31 (09): : 660 - 668
  • [3] VERY LARGE-SCALE INTEGRATED CMOS BUFFER DESIGN
    RAYAPATI, VN
    MAHAPATRA, S
    MICROELECTRONICS AND RELIABILITY, 1989, 29 (06): : 1021 - 1033
  • [4] Advanced Fabrication Processes for Superconducting Very Large-Scale Integrated Circuits
    Tolpygo, Sergey K.
    Bolkhovsky, Vladimir
    Weir, T. J.
    Wynn, Alex
    Oates, D. E.
    Johnson, L. M.
    Gouker, M. A.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2016, 26 (03)
  • [5] VERY LARGE-SCALE INTEGRATED-CIRCUITS (VLSI) AND FUTURE OF COMPUTER
    KOBAYASHI, T
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1977, 13 (04): : 1 - 19
  • [6] Design-in for EMC on CMOS large-scale integrated circuits
    Steinecke, T
    2001 IEEE EMC INTERNATIONAL SYMPOSIUM, VOLS 1 AND 2, 2001, : 910 - 915
  • [7] ON THE COMPLEXITY OF VERY LARGE-SCALE INTEGRATED-CIRCUIT DESIGN
    CARTER, HW
    LARGE SCALE SYSTEMS IN INFORMATION AND DECISION TECHNOLOGIES, 1985, 8 (01): : 59 - 69
  • [8] Large-scale photonic integrated circuits
    Nagarajan, R
    Joyner, CH
    Schneider, RP
    Bostak, JS
    Butrie, T
    Dentai, AG
    Dominic, VG
    Evans, PW
    Kato, M
    Kauffman, M
    Lambert, DJH
    Mathis, SK
    Mathur, A
    Miles, RH
    Mitchell, ML
    Missey, MJ
    Murthy, S
    Nilsson, AC
    Peters, FH
    Pennypacker, SC
    Pleumeekers, JL
    Salvatore, RA
    Schlenker, RK
    Taylor, RB
    Tsai, HS
    Van Leeuwen, MF
    Webjorn, J
    Ziari, M
    Perkins, D
    Singh, J
    Grubb, SG
    Reffle, MS
    Mehuys, DG
    Kish, FA
    Welch, DF
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2005, 11 (01) : 50 - 65
  • [9] INTEGRATED DESIGN TOOLS FOR VERY LARGE-SCALE CELLULAR ARCHITECTURES
    SIGNORINI, J
    MICROPROCESSING AND MICROPROGRAMMING, 1991, 31 (1-5): : 37 - 42
  • [10] Metallography of very large scale integrated circuits
    Metallographie an hochintegrierten Schaltkreisen
    Burger, K., 1990, (27):