A New RTL Design Approach for a DCT/IDCT-Based Image Compression Architecture using the mCBE Algorithm

被引:0
|
作者
Putra, Rachmad Vidya Wicaksana [1 ]
Mareta, Rella [1 ]
Anbarsanti, Nurfitri [1 ]
Adiono, Trio [1 ]
机构
[1] Inst Teknol Bandung, Sch Elect Engn & Informat, IC Design Lab, Elect Engn, Jalan Ganesha 10, Bandung 40132, Indonesia
关键词
DCT/IDCT architecture; low complexity; mCBE Algorithm; multiplierless; new RTL design approach;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In the literature, several approaches of designing a DCT/IDCT-based image compression system have been proposed. In this paper, we present a new RTL design approach with as main focus developing a DCT/IDCT-based image compression architecture using a self-created algorithm. This algorithm can efficiently minimize the amount of shifter-adders to substitute multipliers. We call this new algorithm the multiplication from Common Binary Expression (mCBE) Algorithm. Besides this algorithm, we propose alternative quantization numbers, which can be implemented simply as shifters in digital hardware. Mostly, these numbers can retain a good compressed-image quality compared to JPEG recommendations. These ideas lead to our design being small in circuit area, multiplierless, and low in complexity. The proposed 8-point 1D-DCT design has only six stages, while the 8-point 1D-IDCT design has only seven stages (one stage being defined as equal to the delay of one shifter or 2-input adder). By using the pipelining method, we can achieve a high-speed architecture with latency as a trade-off consideration. The design has been synthesized and can reach a speed of up to 1.41ns critical path delay (709.22MHz).
引用
收藏
页码:131 / 150
页数:20
相关论文
共 50 条
  • [1] Design, optimisation and implementation of a DCT/IDCT-based image processing system on FPGA
    Tang, Shensheng
    Sinare, Monali
    Zheng, Yi
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2021, 67 (04) : 303 - 323
  • [2] CORDIC Architecture Based 2-D DCT and IDCT for Image Compression
    Bhaisare, Sayali R.
    Gokhale, Aniket V.
    Dakhole, Pravin K.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1473 - 1477
  • [3] Implementation of DCT and IDCT Based Image Compression and Decompression on FPGA
    Singh, Kamlesh Kumar
    Pandey, Deependra
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 803 - 806
  • [4] Efficient and High Accuracy 2-D DCT and IDCT Architecture for Image Compression Based on Improved CORDIC
    WU Hao
    SONG Helun
    LIU Nan
    DING Peng
    WU Fei
    LI Zhenyao
    WANG Zhengguang
    JI Yu
    RU Zhanqiang
    Instrumentation, 2022, 9 (04) : 49 - 57
  • [5] Circuit-Level Timing-Error Acceptance for Design of Energy-Efficient DCT/IDCT-Based Systems
    He, Ku
    Gerstlauer, Andreas
    Orshansky, Michael
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2013, 23 (06) : 961 - 974
  • [6] Optimized Architecture Using a Novel Subexpression Elimination on Loeffler Algorithm for DCT-Based Image Compression
    Jridi, Maher
    Alfalou, Ayman
    Meher, Pramod Kumar
    VLSI DESIGN, 2012,
  • [8] Systolic algorithms and a memory-based design approach for a unified architecture for the computation of DCT/DST/IDCT/IDST
    Chiper, DF
    Swamy, MNS
    Ahmad, MO
    Stouraitis, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (06) : 1125 - 1137
  • [9] New parallel architecture of the DCT and its inverse for image compression
    Bousselmi, M
    Bouhlel, MS
    Masmoudi, N
    Kamoun, L
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 345 - 348
  • [10] A Fast JPEG Image Compression Algorithm Based on DCT
    Xiao, Weidong
    Wan, Nianbin
    Hong, Alan
    Chen, Xiaoyan
    2020 IEEE INTERNATIONAL CONFERENCE ON SMART CLOUD (SMARTCLOUD 2020), 2020, : 106 - 110