SCoPE: Statistical Regression Based Power Models for Co-Processors Power Estimation

被引:3
|
作者
Ahuja, Sumit [1 ]
Mathaikutty, Deepak A. [2 ]
Lakshminarayana, Avinash [3 ]
Shukla, Sandeep K. [4 ,5 ,6 ]
机构
[1] Virginia Tech, Area RTL Power Estimat & Optimizat Sequence Desig, Blacksburg, VA 24061 USA
[2] Intel Inc, MRL, Santa Clara, CA 95054 USA
[3] Virginia Tech, Elect & Comp Engn Dept, Blacksburg, VA 24061 USA
[4] Virginia Tech, Comp Engn, Blacksburg, VA 24061 USA
[5] Virginia Tech, CESCA, Blacksburg, VA 24061 USA
[6] Virginia Tech, FERMAT, Blacksburg, VA 24061 USA
关键词
System-on-Chip; Power Estimation; Finite State Machine with Datapath (FSMD); Statistical Model; Register Transfer Level (RTL); Co-Processor;
D O I
10.1166/jolpe.2009.1040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Simulation of a System-on-Chip (SoC) design at register transfer level (RTL) containing various co-processors and logic units is often too time consuming. This poses a problem for power estimation because the best available tools for power estimation today (e.g., PowerTheater) require RTL simulation. Therefore, it is important to obtain abstract power models of the various components that can be utilized at levels higher than the RTL. Availability of such power models can speed up power estimation of the entire chip without resorting to full-chip simulation of the RTL model. However, to be useful, power estimates obtained from such abstract models must be sufficiently accurate. In this paper, we present "Statistical regression based Co-processor Power Estimation (SCoPE)" methodology, which utilizes cycle accurate Finite State Machine with Datapath (FSMD) models for various co-processors to obtain accurate power estimation. We show through a number of experiments that hardware design implemented on 180 nm technology library show no more than 6% worst-case loss of accuracy, and 9% for 90 nm, with respect to the state-of-the-art RTL power estimation techniques.
引用
收藏
页码:407 / 415
页数:9
相关论文
共 50 条
  • [1] ADDING POWER WITH CO-PROCESSORS
    GABEL, D
    PERSONAL COMPUTING, 1984, 8 (12): : 109 - &
  • [2] Extending the POWER Architecture with Transprecision Co-Processors
    Giefers, Heiner
    Diamantopoulos, Dionysios
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [3] Accurate Power Estimation of Hardware Co-Processors using System Level Simulation
    Ahuja, Sumit
    Mathaikutty, Deepak A.
    Lakshminarayana, Avinash
    Shukla, Sandeep
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 399 - +
  • [4] Unified Power and Energy Measurement API for HPC Co-processors
    Chadha, Mohak
    Srivastava, Abhishek
    Sarkar, Santonu
    2016 IEEE 35TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC), 2016,
  • [5] Regression models for behavioral power estimation
    Benini, L
    Bogliolo, A
    Favalli, M
    De Micheli, G
    INTEGRATED COMPUTER-AIDED ENGINEERING, 1998, 5 (02) : 95 - 106
  • [6] A Methodology for Power Aware High-Level Synthesis of Co-Processors from Software Algorithms
    Ahuja, Sumit
    Zhang, Wei
    Lakshminarayana, Avinash
    Shukla, Sandeep K.
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 282 - +
  • [7] A Statistical Approach to Power Estimation for x86 Processors
    Chadha, Mohak
    Ilsche, Thomas
    Bielert, Mario
    Nagel, Wolfgang E.
    2017 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2017, : 1012 - 1019
  • [8] Power Consumption Estimation Models for Processors, Virtual Machines, and Servers
    Moebius, Christoph
    Dargie, Waltenegus
    Schill, Alexander
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2014, 25 (06) : 1600 - 1614
  • [9] Regression models for estimation of maximal aerobic power in man
    Verma, S.S.
    Sen Gupta, J.
    Defence Science Journal, 1990, 40 (03) : 293 - 298
  • [10] On adapting power estimation models for embedded soft-core processors
    de Holanda, Jose A.
    Assumpcao, Jecel, Jr.
    Wolf, Denis E.
    Marques, Eduardo
    Cardoso, Joao M. P.
    2007 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS, 2007, : 345 - +