Location of Processor Allocator and Job Scheduler and Its Impact on CMP Performance

被引:2
|
作者
Zydek, Dawid [1 ]
Chmaj, Grzegorz [2 ]
Shawky, Alaa [1 ]
Selvaraj, Henry [2 ]
机构
[1] Idaho State Univ, Dept Elect Engn, Pocatello, ID 83209 USA
[2] Univ Nevada, Dept Elect & Comp Engn, Las Vegas, NV 89154 USA
关键词
CMP; PA; !text type='JS']JS[!/text; energy; assignment;
D O I
10.2478/v10177-012-0001-y
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
High Performance Computing (HPC) architectures are being developed continually with an aim of achieving exascale capability by 2020. Processors that are being developed and used as nodes in HPC systems are Chip Multiprocessors (CMPs) with a number of cores. In this paper, we continue our effort towards a better processor allocation process. The Processor Allocator (PA) and Job Scheduler (JS) proposed and implemented in our previous works are explored in the context of its best location on the chip. We propose a system, where all locations on a chip can be analyzed, considering energy used by Network-on-Chip (NoC), PA and JS, and processing elements. We present energy models for the researched CMP components, mathematical model of the system, and experimentation system. Based on experimental results, proper placement of PA and JS on a chip can provide up to 45% NoC energy savings.
引用
收藏
页码:9 / 14
页数:6
相关论文
共 50 条
  • [1] PERFORMANCE EVALUATION OF A JOB SCHEDULER.
    Jones, Greg A.
    Performance Evaluation Review, 1984, 12 (02): : 38 - 43
  • [2] The measurement of job performance and its impact on effectiveness
    Maroofi, Fakhraddin
    Navidinya, Farzad
    INTERNATIONAL JOURNAL OF BUSINESS PERFORMANCE MANAGEMENT, 2011, 12 (03) : 217 - 227
  • [3] Implementation and performance analysis of a packet scheduler on a programmable network processor
    Sabrina, F
    Kanhere, SS
    Jha, S
    LCN 2005: 30TH CONFERENCE ON LOCAL COMPUTER NETWORKS, PROCEEDINGS, 2005, : 242 - 249
  • [4] Energy-aware job scheduler for high-performance computing
    Mammela, Olli
    Majanen, Mikko
    Basmadjian, Robert
    De Meer, Hermann
    Giesler, Andre
    Homberg, Willi
    COMPUTER SCIENCE-RESEARCH AND DEVELOPMENT, 2012, 27 (04): : 265 - 275
  • [5] The design space of CMP vs. SMT for high performance embedded processor
    Tang, YX
    Deng, K
    Zhou, XM
    EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2005, 3820 : 30 - 38
  • [6] The impact of the number of cores in the CMP on OLTP performance
    Deng, Lin
    Dou, Yong
    Li, Xin
    Ma, Meng
    2011 INTERNATIONAL CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND AUTOMATION (CCCA 2011), VOL III, 2010, : 27 - 30
  • [7] Performance Analysis of Different Processor Architectures Applied to CMP Process Modeling Acceleration
    Niu, Zhirui
    Sun, Yan
    Du, Qin
    Chen, Lan
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 592 - 599
  • [8] Hybrid Scheduler to Overcome the Negative Impact of Job Preemption for Heterogeneous Hadoop Systems
    Uthirakumari, A.
    Asha, P.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [9] Impact of job insecurity on job performance introduction
    De Cuyper, Nele
    Schreurs, Bert
    De Witte, Hans
    Selenko, Eva
    CAREER DEVELOPMENT INTERNATIONAL, 2020, 25 (03) : 221 - 228
  • [10] Impact of user mobility and asymmetry on multiuser scheduler performance
    Zhan, Pengcheng
    Annavajjala, Ramesh
    Swindlehurst, A. Lee
    CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 1181 - +